Electronic Components Datasheet Search
  English  ▼

Delete All
ON OFF
ALLDATASHEET.COM

X  

Preview PDF Download HTML

EVAL-AD7714-3EB Datasheet(PDF) 4 Page - Analog Devices

Part No. EVAL-AD7714-3EB
Description  Evaluation Board for Signal Conditioning ADC
Download  8 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Maker  AD [Analog Devices]
Homepage  http://www.analog.com
Logo 

EVAL-AD7714-3EB Datasheet(HTML) 4 Page - Analog Devices

   
Zoom Inzoom in Zoom Outzoom out
 4 / 8 page
background image
EVAL-AD7714-3EB
REV. A
–4–
1
18
19
36
Figure 3. SKT11 Pin Configuration
Table III. SKT11 Pin Designations
1
NC
No Connect. This pin is not connected on the evaluation board.
2
DIN
Serial Data Input. Data applied to this pin is buffered and level-shifted from 5V to 3V before being applied to
the AD7714's DIN pin. The serial data applied to the DIN pin is written to the input shift register on the part.
Data from this input shift register is transferred to the calibration registers, mode register, communications
register or filter selection registers depending on the register selection bits of the Communications Register.
3
RESET
Reset Input. The signal on this pin is buffered and level-shifted from 5V to 3V before being applied to the
RESET
pin of the AD7714. RESET is an active low input which resets the control logic, interface logic,
calibration coefficients, digital filter and analog modulator of the part to power-on status.
4
CS
Chip Select. The signal on this pin is buffered and level-shifted from 5V to 3V before being applied to the CS
pin of the AD7714. CS is an active low logic input used to select the AD7714. With this input hard-wired
low, the AD7714 operates in its three-wire interface mode with SCLK, DIN and DOUT used to interface to
the device. CS can be used to select the device in systems with more than one device on the serial bus or as a
frame synchronisation signal in communicating with the AD7714.
5
SCLK
Serial Clock. The signal on this pin is buffered and level-shifted from 5V to 3V before being applied to the
SCLK pin of the AD7714. An external serial clock is applied to this input to access serial data from the
AD7714. This serial clock can be a continuous clock with all data transmitted in a continuous train of pulses.
Alternatively, it can be a non-continuous clock with the information being transmitted to the AD7714 in
smaller batches of data.
6
SYNC
Logic Input. The signal on this pin is buffered and level-shifted from 5V to 3V before being applied to the
SYNC
pin of the AD7714. The SYNC input allows for synchronisation of the digital filters and analog
modulators across a number of AD7714s. While SYNC is low, the nodes of the digital filter, the filter control
logic and the calibration control logic are reset and the analog modulator is also held in its reset state.
7-8
NC
No Connect. These pins are not connected on the evaluation board.
9DV
DD
Digital Supply Voltage. This provides the supply voltage for IC4, the buffer chip which buffers the output sig-
nals from the AD7714 before they are applied to SKT11.
10
DRDY
Logic output. This is a buffered version of the signal on the AD7714's DRDY pin. A logic low on the DRDY
output indicates that a new output word is available from the AD7714 data register. The DRDY pin will re-
turn high upon completion of a read operation of a full output word. If no data read has taken place, after an
output update, the DRDY line will return high for 500* t
CLK IN cycles prior to the next output update. This
gives an indication of when a read operation should not be attempted to avoid reading from the data register
as it is being updated. DRDY is also used to indicate when the AD7714 has completed its on-chip calibration
sequence.
11-12
NC
No Connect. These pins are not connected on the evaluation board.
13
DOUT
Serial Data Output. This is a buffered version of the signal on the AD7714's DOUT pin. Serial data from the
output shift register on the part is clocked out on this pin. This output shift register can contain information
from the calibration registers, mode register, communications register, filter selection registers or data register
depending on the register selection bits of the Communications Register.
14-18
NC
No Connect. These pins are not connected on the evaluation board.
19-30
DGND
Ground reference point for digital circuitry. Connects to the DGND plane on the evaluation board.
31-36
NC
No Connect. These pins are not connected on the evaluation board.


Html Pages

1  2  3  4  5  6  7  8 


Datasheet Download




Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ]  

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Alldatasheet API   |   Link Exchange   |   Manufacturer List
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn