Electronic Components Datasheet Search
  English  ▼

Delete All
ON OFF
ALLDATASHEET.COM

X  

Preview PDF Download HTML

MH32D72AKLA-10 Datasheet(PDF) 20 Page - Mitsubishi Electric Semiconductor

Part No. MH32D72AKLA-10
Description  2,415,919,104-BIT (33,554,432-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
Download  38 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MITSUBISHI [Mitsubishi Electric Semiconductor]
Direct Link  http://www.mitsubishichips.com
Logo MITSUBISHI - Mitsubishi Electric Semiconductor

MH32D72AKLA-10 Datasheet(HTML) 20 Page - Mitsubishi Electric Semiconductor

Back Button MH32D72AKLA-10 Datasheet HTML 16Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 17Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 18Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 19Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 20Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 21Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 22Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 23Page - Mitsubishi Electric Semiconductor MH32D72AKLA-10 Datasheet HTML 24Page - Mitsubishi Electric Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 20 / 38 page
background image
MITSUBISHI LSIs
MITSUBISHI ELECTRIC
MH32D72AKLA-10,-75
2,415,919,104-BIT (33,554,432-WORD BY 72-BIT) Double Data Rate Synchronous DRAM Module
MIT-DS-0398-1.1
24.Nov.2000
Preliminary Spec.
Some contents are subject to change without notice.
20
Notes
1. All voltages referenced to Vss.
2. Tests for AC timing, IDD, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply
voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.
3. AC timing and IDD tests may use a VIL to VIH swing of up to 1.5V in the test environment, but input timing is still
referenced to VREF (or to the crossing point for CK//CK), and parameter specifications are guaranteed for the specified
AC input levels under normal use conditions. The minimum slew rate for the input signals is 1V/ns in the range
between VIL(AC) and VIH(AC).
4. The AC and DC input level specifications are as defined in the SSTL_2 Standard (i.e. the receiver will effectively switch
as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back
above (below) the DC input LOW (HIGH) level.
5. VREF is expected to be equal to 0.5*VddQ of the transmitting device, and to track variations in the DC level of the
same. Peak-to-peak noise on VREF may not exceed +/-2% of the DC value.
6. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set
equal to VREF, and must track variations in the DC level of VREF.
7. VID is the magnitude of the difference between the input level on CLK and the input level on /CLK.
8. The value of VIX is expected to equal 0.5*VddQ of the transmitting device and must track variations in the DC level of
the same.
9. Enables on-chip refresh and address counters.
10. IDD specification are tested after the device is properly initialized.
11. This parameter is sampled. VddQ = +2.5V+/-0.2V, Vdd = +2.5V+/-0.2V, f =100MHz, Ta = 25
, VOUT(DC)=
VddQ/2, VOUT(PEAK TO PEAK) = 25mV, DM inputs are grouped with I/O pins - reflecting the fact that they are
matched in laoding (to faciliate trace matching at the board level).
12. The CLK//CLK input reference level (for signals other than CLK//CLK) is the point at which CLK and /CLK cross;
the input reference level for signals other than CLK//CLK, is VREF.
13. Inputs are not recognized as valid until VREF stabilized. Exception: during the period before VREF stabilizes, CKE=<
0.3VddQ is recognized as LOW.
14. t HZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not
referenced to a specific voltage level, but specify when the device output is no longer driving (HZ), or begins driving
(LZ).
15. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this
parameter, but system performance (bus turnaround) will degrade accordingly.
16. The specific requirement is that DQS be valid (HIGH, LOW, or at some point on a valid transition) on or before this
CLK edge. A valid transition is defined as monotonic, and meeting the input slew rate specifications of the device. When
no writes were previously in progress on the bus, DQS will be transitioning from High-Z to logic LOW. If a previous
write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on
tDQSS.
17. A maximum of eight AUTO REFRESH commands can be posted to any given DDR SDRAM device.
18. tXPRD should be 200 tCLK in the condition of the unstable CLK operation during the power down mode.
19. For command/address and CLK & /CLK slew rate >1.0V/ns.
20. Min(tCL, tCH)refers to the smaller of the actual clock low time and the actualclock high time as provided to the
device.
C
O


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38 


Datasheet Download

Go To PDF Page

Related Electronics Part Number

Part No.DescriptionHtml ViewManufacturer
MH32D72AKLB-75 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Double Data Rate Synchronous DRAM Module 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32D72KLH-75 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Double Data Rate Synchronous DRAM Module 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32D64AKQJ-75 2 147 483 684-BIT 33 554 432-WORD BY 64-BIT Double Data Rate Synchronous DRAM Module 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32D64KQH-75 2 147 483 648-BIT 33 554 432-WORD BY 64-BIT Double Data Rate Synchronous DRAM Module 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH64D72KLH-75 4 831 838 208-BIT 67 108 864-WORD BY 72-BIT Double Data Rate Synchronous DRAM Module 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32S72APHB-6 2 415 919 104-BIT 33 554 432 - WORD BY 72-BIT Synchronous DRAM 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32S72AQJA-7 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Synchronous DYNAMIC RAM 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32S72AVJA-6 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Synchronous DYNAMIC RAM 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32S72BAFA-7 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Synchronous DYNAMIC RAM 1  2  3  4  5  More Mitsubishi Electric Semiconductor
MH32S72BBFA-6 2 415 919 104-BIT 33 554 432-WORD BY 72-BIT Synchronous DYNAMIC RAM 1  2  3  4  5  More Mitsubishi Electric Semiconductor

Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn