Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

PCA9557D Datasheet(PDF) 8 Page - NXP Semiconductors

Part # PCA9557D
Description  8-bit I2C and SMBus I/0 port with reset
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PHILIPS [NXP Semiconductors]
Direct Link  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

PCA9557D Datasheet(HTML) 8 Page - NXP Semiconductors

Back Button PCA9557D Datasheet HTML 4Page - NXP Semiconductors PCA9557D Datasheet HTML 5Page - NXP Semiconductors PCA9557D Datasheet HTML 6Page - NXP Semiconductors PCA9557D Datasheet HTML 7Page - NXP Semiconductors PCA9557D Datasheet HTML 8Page - NXP Semiconductors PCA9557D Datasheet HTML 9Page - NXP Semiconductors PCA9557D Datasheet HTML 10Page - NXP Semiconductors PCA9557D Datasheet HTML 11Page - NXP Semiconductors PCA9557D Datasheet HTML 12Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 16 page
background image
Philips Semiconductors
Product data
PCA9557
8-bit I2C and SMBus I/0 port with reset
2001 Dec 12
8
Acknowledge
The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits
is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an
extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an
acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down
the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock
pulse, set-up and hold times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of
the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.
DATA OUTPUT
BY TRANSMITTER
SCL FROM
MASTER
SW00368
DATA OUTPUT
BY RECEIVER
12
89
S
START condition
clock pulse for
acknowledgement
acknowledge
not acknowledge
Figure 11. Acknowledgement on the I2C-bus


Similar Part No. - PCA9557D

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
PCA9557D TI-PCA9557D Datasheet
1,015Kb / 34P
[Old version datasheet]   REMOTE 8-BIT I2C AND SMBus LOW-POWER I/O EXPANDER WITH RESET AND CONFIGURATION REGISTERS
PCA9557D TI-PCA9557D Datasheet
1Mb / 36P
[Old version datasheet]   REMOTE 8-BIT I2C AND SMBus LOW-POWER I/O EXPANDER WITH RESET AND CONFIGURATION REGISTERS
logo
NXP Semiconductors
PCA9557D NXP-PCA9557D Datasheet
162Kb / 26P
   8-bit I2C-bus and SMBus I/O port with reset
Rev. 06-11 June 2008
logo
Texas Instruments
PCA9557DB TI-PCA9557DB Datasheet
1,015Kb / 34P
[Old version datasheet]   REMOTE 8-BIT I2C AND SMBus LOW-POWER I/O EXPANDER WITH RESET AND CONFIGURATION REGISTERS
PCA9557DB TI-PCA9557DB Datasheet
1Mb / 36P
[Old version datasheet]   REMOTE 8-BIT I2C AND SMBus LOW-POWER I/O EXPANDER WITH RESET AND CONFIGURATION REGISTERS
More results

Similar Description - PCA9557D

ManufacturerPart #DatasheetDescription
logo
NXP Semiconductors
PCA9557 NXP-PCA9557 Datasheet
162Kb / 26P
   8-bit I2C-bus and SMBus I/O port with reset
Rev. 06-11 June 2008
PCA9538 PHILIPS-PCA9538 Datasheet
197Kb / 18P
   8-bit I2C and SMBus low power I/O port with interrupt and reset
2004 Oct 05
logo
ON Semiconductor
PCA9554 ONSEMI-PCA9554 Datasheet
103Kb / 11P
   8-bit I2C and SMBus I/O Port
November, 2017 ??Rev. 0
CAT9554 ONSEMI-CAT9554_11 Datasheet
157Kb / 14P
   8-bit I2C and SMBus I/O Port
June, 2011 ??Rev. 6
logo
Catalyst Semiconductor
CAT9554A CATALYST-CAT9554A Datasheet
267Kb / 16P
   8-bit I2C and SMBus I/O Port with Interrupt
logo
NXP Semiconductors
PCA9554 PHILIPS-PCA9554 Datasheet
183Kb / 20P
   8-bit I2C and SMBus I/O port with interrupt
2004 Sep 30
PCA9538 NXP-PCA9538 Datasheet
169Kb / 28P
   8-bit I2C-bus and SMBus low power I/O port with interrupt and reset
Rev. 05-28 May 2009
logo
ON Semiconductor
CAT9557 ONSEMI-CAT9557 Datasheet
171Kb / 17P
   8-Bit I2C-Bus and SMBus I/O Port
March, 2011 ??Rev. 0
logo
NXP Semiconductors
PCA9554PW-T NXP-PCA9554PW-T Datasheet
590Kb / 35P
   8-bit I2C-bus and SMBus I/O port with interrupt
Rev. 9-19 March 2013
PCA9554D,112 NXP-PCA9554D,112 Datasheet
590Kb / 35P
   8-bit I2C-bus and SMBus I/O port with interrupt
Rev. 9-19 March 2013
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com