Electronic Components Datasheet Search |
|
LPC2364 Datasheet(PDF) 2 Page - NXP Semiconductors |
|
LPC2364 Datasheet(HTML) 2 Page - NXP Semiconductors |
2 / 48 page LPC2364_66_68_1 © Koninklijke Philips Electronics N.V. 2006. All rights reserved. Preliminary data sheet Rev. 01 — 22 September 2006 2 of 48 Philips Semiconductors LPC2364/2366/2368 Fast communication chip Ethernet MAC with associated DMA controller. These functions reside on an independent AHB bus. USB 2.0 Full-Speed Device with on-chip PHY and associated DMA controller. Four UARTs with fractional baud rate generation, one with modem control I/O, one with IrDA support, all with FIFO. CAN controller with two channels. SPI controller. Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate for the SPI port, sharing its interrupt and pins. These can be used with the GPDMA controller. Three I2C-bus interfaces (one with open-drain and two with standard port pins). I2S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA. Other Peripherals: Secure Digital (SD) / MultiMediaCard (MMC) memory card interface (LPC2368 only). 70 General purpose I/O pins with configurable pull-up/down resistors. 10-bit ADC with input multiplexing among 6 pins. 10-bit DAC. Four general purpose Timers/Counters with total of 8 capture inputs and 10 compare outputs. Each Timer block has an external count input. One PWM / Timer block with support for three-phase motor control. The PWM has two external count inputs. Real Time Clock with separate power pin, clock source can be the RTC oscillator or the APB clock. 2 kB SRAM powered from the RTC power pin, allowing data to be stored when the rest of the chip is powered off. Watchdog Timer. The watchdog timer can be clocked from the internal RC oscillator, the RTC oscillator, or the APB clock. Standard ARM Test/Debug interface for compatibility with existing tools. Emulation Trace Module supports real-time trace. Single 3.3 V power supply (3.0 V to 3.6 V). Four reduced power modes, Idle, Sleep, Power Down, and Deep Power down. Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0 and PORT2 can be used as edge sensitive interrupt sources. Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet wake-up interrupt). Two independent power domains allow fine tuning of power consumption based on needed features. Each peripheral has its own clock divider for further power saving. Brownout detect with separate thresholds for interrupt and forced reset. On-chip Power On Reset. On-chip crystal oscillator with an operating range of 1 MHz to 24 MHz. 4 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as the system clock. When used as the CPU clock, does not allow CAN and USB to run. |
Similar Part No. - LPC2364 |
|
Similar Description - LPC2364 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |