Electronic Components Datasheet Search |
|
S87C652-5 Datasheet(PDF) 11 Page - NXP Semiconductors |
|
S87C652-5 Datasheet(HTML) 11 Page - NXP Semiconductors |
11 / 24 page Philips Semiconductors Product specification 87C652/87C654 80C51 8-bit microcontroller 8K/16K, 256 OTP, I2C 1999 Jul 23 11 AC ELECTRICAL CHARACTERISTICS1, 2 20 MHz CLOCK VARIABLE CLOCK SYMBOL FIGURE PARAMETER MIN MAX MIN MAX UNIT 1/tCLCL 2 Oscillator frequency: Speed Versions 87C654 –7, –8 3.5 20 MHz tLHLL 2 ALE pulse width 60 2tCLCL–40 ns tAVLL 2 Address valid to ALE low 25 tCLCL–25 ns tLLAX 2 Address hold after ALE low 25 tCLCL–25 ns tLLIV 2 ALE low to valid instruction in 135 4tCLCL–65 ns tLLPL 2 ALE low to PSEN low 25 tCLCL–25 ns tPLPH 2 PSEN pulse width 105 3tCLCL–45 ns tPLIV 2 PSEN low to valid instruction in 90 3tCLCL–60 ns tPXIX 2 Input instruction hold after PSEN 0 0 ns tPXIZ 2 Input instruction float after PSEN 25 tCLCL–25 ns tAVIV 2 Address to valid instruction in 170 5tCLCL–80 ns tPLAZ 2 PSEN low to address float 10 10 ns Data Memory tAVLL 3, 4 Address valid to ALE low 25 tCLCL–25 ns tRLRH 3, 4 RD pulse width 200 6tCLCL–100 ns tWLWH 3, 4 WR pulse width 200 6tCLCL–100 ns tRLDV 3, 4 RD low to valid data in 160 5tCLCL–90 ns tRHDX 3, 4 Data hold after RD 0 0 ns tRHDZ 3, 4 Data float after RD 72 2tCLCL–28 ns tLLDV 3, 4 ALE low to valid data in 250 8tCLCL–150 ns tAVDV 3, 4 Address to valid data in 285 9tCLCL–165 ns tLLWL 3, 4 ALE low to RD or WR low 100 200 3tCLCL–50 3tCLCL+50 ns tAVWL 3, 4 Address valid to WR low or RD low 125 4tCLCL–75 ns tQVWX 3, 4 Data valid to WR transition 20 tCLCL–30 ns tDW 3, 4 Data setup time before WR 220 7tCLCL–130 ns tWHQX 3, 4 Data hold after WR 25 tCLCL–25 ns tRLAZ 3, 4 RD low to address float 0 0 ns tWHLH 3, 4 RD or WR high to ALE high 25 75 tCLCL–25 tCLCL+25 ns Shift Register tXLXL 5 Serial port clock cycle time3 0.6 12tCLCL µs tQVXH 5 Output data setup to clock rising edge3 367 10tCLCL–133 ns tXHQX 5 Output data hold after clock rising edge3 40 2tCLCL–60 ns tXHDX 5 Input data hold after clock rising edge3 0 0 ns tXHDV 5 Clock rising edge to input data valid3 367 10tCLCL–133 ns External Clock tCHCX 6 High time3 17 17 tCLCL – tLOW ns tCLCX 6 Low time3 17 17 tCLCL – tHIGH ns tCLCH 6 Rise time3 20 20 ns tCHCL 6 Fall time3 20 20 ns NOTES: 1. Parameters are valid over operating temperature range unless otherwise specified. 2. Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF. 3. These values are characterized but not 100% production tested. |
Similar Part No. - S87C652-5 |
|
Similar Description - S87C652-5 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |