Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY28442ZXC-2T Datasheet(PDF) 11 Page - Cypress Semiconductor

Part # CY28442ZXC-2T
Description  Clock Generator for Intel Alviso Chipset
Download  22 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY28442ZXC-2T Datasheet(HTML) 11 Page - Cypress Semiconductor

Back Button CY28442ZXC-2T Datasheet HTML 7Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 8Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 9Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 10Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 11Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 12Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 13Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 14Page - Cypress Semiconductor CY28442ZXC-2T Datasheet HTML 15Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 22 page
background image
PRELIMINARY
CY28442-2
Document #: 38-07691 Rev. **
Page 11 of 22
CLK_REQ[A:B]# Assertion (CLKREQ# -> LOW)
All differential outputs that were stopped are to resume normal
operation in a glitch free manner. The maximum latency from
the assertion to active outputs is between 2-6 SRC clock
periods (2 clocks are shown) with all SRC outputs resuming
simultaneously. All stopped SRC outputs must be driven high
within 10 ns of CLKREQ#[1:0] de-assertion to a voltage
greater than 200mV.
CLK_REQ[A:B]# Deassertion (CLKREQ# -> HIGH)
The impact of deasserting the CLKREQ#[A:B] pins is all SRC
outputs that are set in the control registers to stoppable via
deassertion of CLKREQ#[A:B] are to be stopped after their
next transition. The final state of all stopped DIF signals is low,
both SRCT clock and SRCC clock outputs will not be driven.
PD (Power-down) Clarification
The VTT_PWRGD# /PD pin is a dual function pin. During initial
power up, the pin functions as VTT_PWRGD#. Once
VTT_PWRGD# has been sampled low by the clock chip, the
pin assumes PD functionality. The PD pin is an asynchronous
active high input used to shut off all clocks cleanly prior to
shutting off power to the device. This signal is synchronized
internal to the device prior to powering down the clock synthe-
sizer. PD is also an asynchronous input for powering up the
system. When PD is asserted high, all clocks need to be driven
to a low value and held prior to turning off the VCOs and the
crystal oscillator.
PD (Power-down) – Assertion
When PD is sampled high by two consecutive rising edges of
CPUC, all single-ended outputs will be held low on their next
high to low transition and differential clocks must held high or
Tri-stated (depending on the state of the control register drive
mode bit) on the next diff clock# high to low transition within 4
clock periods. When the SMBus PD drive mode bit corre-
sponding to the differential (CPU, SRC, and DOT) clock output
of interest is programmed to ‘0’, the clock output are held with
“Diff clock” pin driven high at 2 x Iref, and “Diff clock#” tristate.
If the control register PD drive mode bit corresponding to the
output of interest is programmed to “1”, then both the “Diff
clock” and the “Diff clock#” are tristate. Note the example
below shows CPUT = 133 MHz and PD drive mode = ‘1’ for all
differential outputs. This diagram and description is applicable
to valid CPU frequencies 100,133,166,200,266,333 and
400MHz. In the event that PD mode is desired as the initial
power-on state, PD must be asserted high in less than 10 uS
after asserting Vtt_PwrGd#.
PD Deassertion
The power-up latency is less than 1.8 ms. This is the time from
the deassertion of the PD pin or the ramping of the power
supply until the time that stable clocks are output from the
clock chip. All differential outputs stopped in a three-state
condition resulting from power down will be driven high in less
than 300
µs of PD deassertion to a voltage greater than 200
mV. After the clock chip’s internal PLL is powered up and
locked, all outputs will be enabled within a few clock cycles of
each other. Below is an example showing the relationship of
clocks coming up.
Figure 4. Power-down Assertion Timing Waveform
PD
USB, 48MHz
DOT96T
DOT96C
SRCT 100MHz
SRCC 100MHz
CPUT, 133MHz
PCI, 33 MHz
REF
CPUC, 133MHz


Similar Part No. - CY28442ZXC-2T

ManufacturerPart #DatasheetDescription
logo
SpectraLinear Inc
CY28442ZXC-2T SPECTRALINEAR-CY28442ZXC-2T Datasheet
188Kb / 19P
   Clock Generator for Intel Alviso Chipset
logo
Cypress Semiconductor
CY28442ZXC-2T CYPRESS-CY28442ZXC-2T Datasheet
290Kb / 21P
   Clock Generator for Intel Alviso Chipset
logo
Silicon Laboratories
CY28442ZXC-2T SILABS-CY28442ZXC-2T Datasheet
1Mb / 20P
   Clock Generator for Intel짰Alviso Chipset
More results

Similar Description - CY28442ZXC-2T

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY28441 CYPRESS-CY28441 Datasheet
261Kb / 20P
   Clock Generator for Intel Alviso Chipset
logo
SpectraLinear Inc
CY28442 SPECTRALINEAR-CY28442 Datasheet
190Kb / 21P
   Clock Generator for Intel Alviso Chipset
logo
Cypress Semiconductor
CY28442 CYPRESS-CY28442 Datasheet
293Kb / 22P
   Clock Generator for Intel Alviso Chipset
logo
SpectraLinear Inc
CY28411 SPECTRALINEAR-CY28411 Datasheet
186Kb / 18P
   Clock Generator for Intel Alviso Chipset
CY28441 SPECTRALINEAR-CY28441 Datasheet
188Kb / 19P
   Clock Generator for Intel Alviso Chipset
CY28442-2 SPECTRALINEAR-CY28442-2 Datasheet
188Kb / 19P
   Clock Generator for Intel Alviso Chipset
CY28411-1 SPECTRALINEAR-CY28411-1 Datasheet
177Kb / 18P
   Clock Generator for Intel Alviso Chipset
logo
Cypress Semiconductor
CY28411 CYPRESS-CY28411 Datasheet
262Kb / 19P
   Clock Generator for Intel Alviso Chipset
CY28411-1 CYPRESS-CY28411-1 Datasheet
245Kb / 19P
   Clock Generator for Intel Alviso Chipset
CY28442-2 CYPRESS-CY28442-2_05 Datasheet
290Kb / 21P
   Clock Generator for Intel Alviso Chipset
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com