Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

I74F113N Datasheet(PDF) 2 Page - NXP Semiconductors

Part # I74F113N
Description  Dual J-K negative edge-triggered flip-flops without reset
Download  10 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PHILIPS [NXP Semiconductors]
Direct Link  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

I74F113N Datasheet(HTML) 2 Page - NXP Semiconductors

  I74F113N Datasheet HTML 1Page - NXP Semiconductors I74F113N Datasheet HTML 2Page - NXP Semiconductors I74F113N Datasheet HTML 3Page - NXP Semiconductors I74F113N Datasheet HTML 4Page - NXP Semiconductors I74F113N Datasheet HTML 5Page - NXP Semiconductors I74F113N Datasheet HTML 6Page - NXP Semiconductors I74F113N Datasheet HTML 7Page - NXP Semiconductors I74F113N Datasheet HTML 8Page - NXP Semiconductors I74F113N Datasheet HTML 9Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 10 page
background image
Philips Semiconductors
Product specification
74F113
Dual J-K negative edge-triggered flip-flops
without reset
2
1996 Mar 14
853–0339 16575
FEATURE
Industrial temperature range available (–40°C to +85°C)
DESCRIPTION
The 74F113, dual negative edge-triggered JK-type flip-flop, features
individual J, K, clock (CP), set (SD) inputs, true and complementary
outputs. The asynchronous SD input, when low, forces the outputs
to the steady state levels as shown in the function table regardless
of the level at the other inputs.
A high level on the clock (CP) input enables the J and K inputs and
data will be accepted. The logic levels at the J and K inputs may be
allowed to change while the CP is high and flip-flop will perform
according to the function table as long as minimum setup and hold
times are observed. Output changes are initiated by the high-to-low
transition of the CP.
PIN CONFIGURATION
14
13
12
11
10
9
8
7
6
5
4
3
2
1
GND
VCC
SD1
Q1
Q1
J1
CP1
K1
CP0
K0
Q0
J0
SD0
Q0
SF00140
TYPE
TYPICAL fmax
TYPICAL SUPPLY CURRENT (TOTAL)
74F113
100MHz
15mA
ORDERING INFORMATION
ORDER CODE
DESCRIPTION
COMMERCIAL RANGE
VCC = 5V ±10%,
Tamb = 0°C to +70°C
INDUSTRIAL RANGE
VCC = 5V ±10%,
Tamb = –40°C to +85°C
PKG. DWG. #
14-pin plastic DIP
N74F113N
I74F113N
SOT27–1
14-pin plastic SO
N74F113D
I74F113D
SOT108–1
INPUT AND OUTPUT LOADING AND FAN-OUT TABLE
PINS
DESCRIPTION
74F (U.L.) HIGH/LOW
LOAD VALUE HIGH/LOW
J0, J1
J inputs
1.0/1.0
20
µA/0.6mA
K0, K1
K inputs
1.0/1.0
20
µA/0.6mA
CP0, CP1
Clock inputs (active falling edge)
1.0/4.0
20
µA/2.4mA
SD0, SD1
Set inputs (active low)
1.0/5.0
20
µA/3.0mA
Q0, Q1, Q0, Q1
Data outputs
50/33
1.0mA/20mA
NOTE:
One (1.0) FAST unit load is defined as: 20
µA in the High state and 0.6mA in the Low state.
LOGIC SYMBOL
Q0
Q0
Q1
Q1
56
98
VCC = Pin 14
GND = Pin 7
1
4
13
10
CP0
SD0
CP1
SD1
J1
K0
212
SF00141
K1
J0
311
IEC/IEEE SYMBOL
3
1
2
4
11
13
12
10
5
6
9
8
1J
2J
C1
C2
1S
1K
2K
2S
SF00142


Similar Part No. - I74F113N

ManufacturerPart #DatasheetDescription
logo
NXP Semiconductors
I74F112D PHILIPS-I74F112D Datasheet
83Kb / 10P
   Dual J-K negative edge-triggered flip-flop
1990 Feb 09
I74F112N PHILIPS-I74F112N Datasheet
83Kb / 10P
   Dual J-K negative edge-triggered flip-flop
1990 Feb 09
More results

Similar Description - I74F113N

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CD54AC112 TI1-CD54AC112_14 Datasheet
903Kb / 15P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS
SN54LS112A TI1-SN54LS112A_15 Datasheet
1Mb / 20P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE TRIGGERED FLIP-FLOPS
SN54H103 TI-SN54H103 Datasheet
157Kb / 3P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR
SN54LS113A TI-SN54LS113A Datasheet
259Kb / 6P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET
logo
Hitachi Semiconductor
HD74LS107A HITACHI-HD74LS107A Datasheet
70Kb / 6P
   Dual J-K Negative-edge-triggered Flip-Flops(with Clear)
logo
Renesas Technology Corp
HD74LS107A RENESAS-HD74LS107A Datasheet
95Kb / 7P
   Dual J-K Negative-edge-triggered Flip-Flops (with Clear)
logo
Hitachi Semiconductor
HD74LS113 HITACHI-HD74LS113 Datasheet
67Kb / 6P
   Dual J-K Negative-edge-triggered Flip-Flops(with Preset)
logo
Texas Instruments
SN54ALS113A TI1-SN54ALS113A Datasheet
74Kb / 4P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET
logo
Mitsubishi Electric Sem...
M74LS73AP MITSUBISHI-M74LS73AP Datasheet
220Kb / 4P
   DUAL J-K NEGATIVE EDGE-TRIGGERED FLIP FLOP WITH RESET
logo
Texas Instruments
54AC11112 TI-54AC11112 Datasheet
94Kb / 7P
[Old version datasheet]   DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
More results


Html Pages

1 2 3 4 5 6 7 8 9 10


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com