Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CYNSE70032 Datasheet(PDF) 99 Page - Cypress Semiconductor

Part # CYNSE70032
Description  Network Search Engine
Download  126 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CYNSE70032 Datasheet(HTML) 99 Page - Cypress Semiconductor

Back Button CYNSE70032 Datasheet HTML 95Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 96Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 97Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 98Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 99Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 100Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 101Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 102Page - Cypress Semiconductor CYNSE70032 Datasheet HTML 103Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 99 / 126 page
background image
CYNSE70032
Document #: 38-02042 Rev. *E
Page 99 of 126
15.1
Generating an SRAM BUS Address
Table 15-1 details SRAM bus address generation.
15.2
SRAM PIO Access
The remainder of Section 15.0 describes SRAM Read and SRAM Write operations.
SRAM Read enables Read access to the off-chip SRAM that contains associative data. The latency from the issuance of the
Read instruction to the address appearing on the SRAM bus is the same as the latency of the Search instruction, and will depend
on the value programmed for the TLSZ parameter in the device configuration register. The latency of the ACK from the Read
instruction is the same as the latency of the Search instruction to the SRAM address plus the HLAT programmed into the
configuration register. Note. SRAM Read is a blocking operation—no new instruction can begin until the ACK is returned by the
selected device performing the access.
SRAM Write enables Write access to the off-chip SRAM containing associative data. The latency from the second cycle of the
Write instruction to the address appearing on the SRAM bus is the same as the latency of the Search instruction, and will depend
on the TLSZ value parameter programmed into the device configuration register. Note. SRAM Write is a pipelined operation—new
instruction can begin right after the previous command has ended.
15.3
SRAM Read with a Table of One Device
SRAM Read enables Read access to the off-chip SRAM that contains associative data. The latency from the issuance of the
Read instruction to the address appearing on the SRAM bus is the same as the latency of the Search instruction and will depend
on the TLSZ value parameter programmed into the device configuration register. The latency of the ACK from the Read instruction
is the same as the latency of the Search instruction to the SRAM address plus the HLAT programmed into the configuration
register. The following explains the SRAM Read operation in a table with only one device and having the following parameters:
TLSZ = 00, HLAT = 000, LRAM = 1, and LDEV = 1. Figure 15-1 shows the associated timing diagram. For the following
description, the selected device refers only to the device in the table because it is the only device to be accessed.
• Cycle 1A: The host ASIC applies the Read instruction on CMD[1:0] using CMDV = 1. The DQ bus supplies the address, with
DQ[20:19] set to 10, to select the SRAM address. The host ASIC selects the device for which the ID[4:0] matches the DQ[25:21]
lines. During this cycle, the host ASIC also supplies SADR[21:19] on CMD[8:6].
• Cycle 1B: The host ASIC continues to apply the Read instruction on CMD[1:0] using CMDV = 1. The DQ bus supplies the
address with DQ[20:19] set to 10 to select the SRAM address.
• Cycle 2: The host ASIC floats DQ[67:0] to a three-state condition.
• Cycle 3: The host ASIC keeps DQ[67:0] in a three-state condition.
• Cycle 4: The selected device starts to drive DQ[67:0] and drives ACK from High-Z to LOW.
• Cycle 5: The selected device drives the Read address on SADR[21:0]; it also drives ACK HIGH, CE_L LOW, and ALE_L LOW.
• Cycle 6: The selected device drives CE_L HIGH, ALE_L HIGH, the SADR bus, the DQ bus in a three-state condition, and
ACK LOW.
At the end of cycle 6, the selected device floats ACK in a three-state condition, and a new command can begin.
Table 15-1. SRAM Bus Address
Command
SRAM Operation
21
20
19
[18:14]
[13:0]
Search
Read
C8
C7
C6
ID[4:0]
Index[13:0]
Learn
Write
C8
C7
C6
ID[4:0]
NFA[13:0]
PIO Read
Read
C8
C7
C6
ID[4:0]
ADR13:0]
PIO Write
Write
C8
C7
C6
ID[4:0]
ADR[13:0]
Indirect Access
Write/Read
C8
C7
C6
ID[4:0]
SSR[13:0]


Similar Part No. - CYNSE70032

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYNSE70064A CYPRESS-CYNSE70064A Datasheet
3Mb / 127P
   Search Engine
CYNSE70064A-50BGC CYPRESS-CYNSE70064A-50BGC Datasheet
3Mb / 127P
   Search Engine
CYNSE70064A-66BGC CYPRESS-CYNSE70064A-66BGC Datasheet
3Mb / 127P
   Search Engine
CYNSE70064A-83BGC CYPRESS-CYNSE70064A-83BGC Datasheet
3Mb / 127P
   Search Engine
More results

Similar Description - CYNSE70032

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
75K62100 IDT-75K62100 Datasheet
56Kb / 3P
   NETWORK SEARCH ENGINE
75K72100_0509 IDT-75K72100_0509 Datasheet
440Kb / 3P
   Network Search Engine
75K62100_0509 IDT-75K62100_0509 Datasheet
441Kb / 3P
   NETWORK SEARCH ENGINE
logo
Cypress Semiconductor
CYNSE10512 CYPRESS-CYNSE10512 Datasheet
6Mb / 153P
   Ayama??10000 Network Search Engine
logo
Integrated Device Techn...
75N42102 IDT-75N42102 Datasheet
430Kb / 3P
   NETWORK SEARCH ENGINE 32K x 72 Entries
IDT75K72100 IDT-IDT75K72100 Datasheet
62Kb / 3P
   Network Search Engine 256K x 72 Entries
75N43102 IDT-75N43102_05 Datasheet
430Kb / 3P
   NETWORK SEARCH ENGINE 32K x 72 Entries
75N43102 IDT-75N43102 Datasheet
42Kb / 4P
   NETWORK SEARCH ENGINE 32K x 72 Entries
IDT75P42100 IDT-IDT75P42100 Datasheet
67Kb / 3P
   NETWORK SEARCH ENGINE 32K x 72 Entries
75P52100 IDT-75P52100 Datasheet
436Kb / 3P
   NETWORK SEARCH ENGINE 64K x 72 Entries
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com