Electronic Components Datasheet Search |
|
ICS43002A40 Datasheet(PDF) 10 Page - Integrated Circuit Systems |
|
ICS43002A40 Datasheet(HTML) 10 Page - Integrated Circuit Systems |
10 / 21 page 843002AKI-40 www.icst.com/products/hiperclocks.html REV. A JUNE 22, 2005 10 Integrated Circuit Systems, Inc. ICS843002I-40 175MHZ, FEMTOCLOCKS™ VCXO BASED SONET/SDH JITTER ATTENUATOR PRELIMINARY APPLICATION INFORMATION DESCRIPTION OF THE PLL STAGES The ICS843002I-40 is a two stage device, a VCXO PLL followed by a low phase noise FemtoClock PLL. The VCXO uses an external pullable crystal which can be pulled ±100ppm by the VCXO PLL circuitry to phase lock it to the input reference frequency. The FemtoClock PLL is a wide bandwidth PLL (about 800kHz) which means it will phase track the VCXO PLL. Most of the reference clock jitter attenuation needs to be accomplished by VCXO PLL. By using the bypass FemtoClock PLL mode (Table 3B), the selected input reference clock can be passed directly to the FemtoClock PLL which will multiply it up by 32 to a higher frequency. A second mode, VCXO and FemtoClock bypass, routes the selected input refrence directly to the LVPECL output dividers. VCXO PLL LOOP RESPONSE CONSIDERATIONS Loop response characteristics of the VCXO PLL is affected by the VCXO feedback divider value (bandwidth and damp- ing factor), and by the external loop filter components (bandwidth, damping factor, and 2nd frequency response). A practical range of VCXO PLL bandwidth is from about 10Hz to about 1kHz. The setting of VCXO PLL bandwidth and damping factor is covered later in this document. A PC based PLL bandwidth calculator is also under devel- opment. For assistance with loop bandwidth suggestions or value calculation, please contact ICS applications. SETTING THE VCXO PLL LOOP RESPONSE The VCXO PLL loop response is determined both by fixed device characteristics and by other characteristics set by the user. This includes the values of R S, CS, CP and RSET as shown in the External VCXO PLL Components figure on this page. The VCXO PLL loop bandwidth is approximated by: WHERE: R S = Value of resistor RS in loop filter in Ohms I CP = Charge pump current in amps (see table on page 12) K O = VCXO Gain in Hz/V The above equation calculates the “normalized” loop bandwidth (denoted as “NBW”) which is approximately equal to the - 3dB bandwidth. NBW does not take into account the effects of damping factor or the second pole imposed by C P. It does, however, provide a useful approximation of filter performance. To prevent jitter on the clock output due to modulation of the VCXO PLL by the phase detector frequency, the following general rule should be observed: ƒ(Phase Detector) = Input Frequency ÷ (R Divider x 32) The PLL loop damping factor is determined by: WHERE: C S = Value of capacitor CS in loop filter in Farads NBW (VCXO PLL) = R S x ICP x KO 32 NBW (VCXO PLL) ≤ ƒ (Phase Detector) 20 DF (VCLK) = x R S 2 I CP x CS x KO 32 |
Similar Part No. - ICS43002A40 |
|
Similar Description - ICS43002A40 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |