Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

DS1307 Datasheet(PDF) 6 Page - Dallas Semiconductor

Part # DS1307
Description  64 X 8 Serial Real Time Clock
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  DALLAS [Dallas Semiconductor]
Direct Link  https://www.maximintegrated.com/en.html
Logo DALLAS - Dallas Semiconductor

DS1307 Datasheet(HTML) 6 Page - Dallas Semiconductor

Back Button DS1307 Datasheet HTML 2Page - Dallas Semiconductor DS1307 Datasheet HTML 3Page - Dallas Semiconductor DS1307 Datasheet HTML 4Page - Dallas Semiconductor DS1307 Datasheet HTML 5Page - Dallas Semiconductor DS1307 Datasheet HTML 6Page - Dallas Semiconductor DS1307 Datasheet HTML 7Page - Dallas Semiconductor DS1307 Datasheet HTML 8Page - Dallas Semiconductor DS1307 Datasheet HTML 9Page - Dallas Semiconductor DS1307 Datasheet HTML 10Page - Dallas Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 14 page
background image
DS1307/1308
6 of 14
Figures 5, 6, and 7 detail how data is transferred on the 2-wire bus.
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in
the data line while the clock line is high will be interpreted as control signals.
Accordingly, the following bus conditions have been defined:
Bus not busy: Both data and clock lines remain HIGH.
Start data transfer: A change in the state of the data line, from HIGH to LOW, while the clock is HIGH,
defines a START condition.
Stop data transfer: A change in the state of the data line, from LOW to HIGH, while the clock line is
HIGH, defines the STOP condition.
Data valid: The state of the data line represents valid data when, after a START condition, the data line
is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed
during the LOW period of the clock signal. There is one clock pulse per bit of data.
Each data transfer is initiated with a START condition and terminated with a STOP condition. The
number of data bytes transferred between START and STOP conditions is not limited, and is determined
by the master device. The information is transferred byte-wise and each receiver acknowledges with a
ninth bit. Within the 2-wire bus specifications a regular mode (100 kHz clock rate) and a fast mode
(400 kHz clock rate) are defined. The DS1307/DS1308 operates in the regular mode (100 kHz) only.
Acknowledge: Each receiving device, when addressed, is obliged to generate an acknowledge after the
reception of each byte. The master device must generate an extra clock pulse which is associated with
this acknowledge bit.
A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a
way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of
course, setup and hold times must be taken into account. A master must signal an end of data to the slave
by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case,
the slave must leave the data line HIGH to enable the master to generate the STOP condition.
DATA TRANSFER ON 2-WIRE SERIAL BUS Figure 5


Similar Part No. - DS1307

ManufacturerPart #DatasheetDescription
logo
Dallas Semiconductor
DS1307 DALLAS-DS1307 Datasheet
165Kb / 11P
   64 X 8 Serial Real Time Clock
logo
Maxim Integrated Produc...
DS1307 MAXIM-DS1307 Datasheet
668Kb / 15P
   64 x 8, Serial, I2C Real-Time Clock
REV: 121906
DS1307 MAXIM-DS1307 Datasheet
287Kb / 14P
   64 x 8, Serial, I2C Real-Time Clock
REV: 100208
logo
Tiger Electronic Co.,Lt...
DS1307 TGS-DS1307 Datasheet
178Kb / 11P
   64 X 8 Serial Real Time Clock
logo
ARTSCHIP ELECTRONICS CO...
DS1307 ARTSCHIP-DS1307 Datasheet
249Kb / 14P
   I2C Real-Time Clock
More results

Similar Description - DS1307

ManufacturerPart #DatasheetDescription
logo
Dallas Semiconductor
DS1307 DALLAS-DS1307 Datasheet
165Kb / 11P
   64 X 8 Serial Real Time Clock
logo
Tiger Electronic Co.,Lt...
DS1307 TGS-DS1307 Datasheet
178Kb / 11P
   64 X 8 Serial Real Time Clock
logo
Maxim Integrated Produc...
DS1307 MAXIM-DS1307_06 Datasheet
668Kb / 15P
   64 x 8, Serial, I2C Real-Time Clock
REV: 121906
DS1307 MAXIM-DS1307 Datasheet
287Kb / 14P
   64 x 8, Serial, I2C Real-Time Clock
REV: 100208
logo
Cypress Semiconductor
CY14C064I CYPRESS-CY14C064I_13 Datasheet
2Mb / 40P
   64-Kbit (8 K x 8) Serial (I2C) nvSRAM with Real Time Clock
CY14C064I CYPRESS-CY14C064I Datasheet
2Mb / 41P
   64-Kbit (8 K x 8) Serial (I2C) nvSRAM with Real Time Clock
CY14C064PA CYPRESS-CY14C064PA Datasheet
1Mb / 43P
   64-Kbit (8 K x 8) SPI nvSRAM with Real Time Clock with Real Time Clock
CY14C512I CYPRESS-CY14C512I_13 Datasheet
2Mb / 41P
   512-Kbit (64 K x 8) Serial (I2C) nvSRAM with Real Time Clock
CY14B512P CYPRESS-CY14B512P_13 Datasheet
1Mb / 35P
   512-Kbit (64 K x 8) Serial (SPI) nvSRAM with Real Time Clock
CY14C512I CYPRESS-CY14C512I Datasheet
1Mb / 41P
   512-Kbit (64 K x 8) Serial (I2C) nvSRAM with Real Time Clock
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com