Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

LPC47M14X Datasheet(PDF) 67 Page - SMSC Corporation

Part # LPC47M14X
Description  128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
Download  205 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SMSC [SMSC Corporation]
Direct Link  http://www.smsc.com
Logo SMSC - SMSC Corporation

LPC47M14X Datasheet(HTML) 67 Page - SMSC Corporation

Back Button LPC47M14X Datasheet HTML 63Page - SMSC Corporation LPC47M14X Datasheet HTML 64Page - SMSC Corporation LPC47M14X Datasheet HTML 65Page - SMSC Corporation LPC47M14X Datasheet HTML 66Page - SMSC Corporation LPC47M14X Datasheet HTML 67Page - SMSC Corporation LPC47M14X Datasheet HTML 68Page - SMSC Corporation LPC47M14X Datasheet HTML 69Page - SMSC Corporation LPC47M14X Datasheet HTML 70Page - SMSC Corporation LPC47M14X Datasheet HTML 71Page - SMSC Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 67 / 205 page
background image
SMSC DS – LPC47M14X
Page 67
Rev. 03/19/2001
50% duty cycle. If a 3 or greater is loaded the output is low for 2 bits and high for the remainder of the count. The input
clock to the BRG is a 1.8462 MHz clock.
Table 31 shows the baud rates possible.
Effect Of The Reset on Register File
The Reset Function (details the effect of the Reset input on each of the registers of the Serial Port.
FIFO INTERRUPT MODE OPERATION
When the RCVR FIFO and receiver interrupts are enabled (FCR bit 0 = "1", IER bit 0 = "1"), RCVR interrupts occur as
follows:
The receive data available interrupt will be issued when the FIFO has reached its programmed trigger level; it is
cleared as soon as the FIFO drops below its programmed trigger level.
The IIR receive data available indication also occurs when the FIFO trigger level is reached. It is cleared when
the FIFO drops below the trigger level.
The receiver line status interrupt (IIR=06H), has higher priority than the received data available (IIR=04H)
interrupt.
The data ready bit (LSR bit 0) is set as soon as a character is transferred from the shift register to the RCVR
FIFO. It is reset when the FIFO is empty.
When RCVR FIFO and receiver interrupts are enabled, RCVR FIFO timeout interrupts occur as follows:
1)
A FIFO timeout interrupt occurs if all the following conditions exist:
At least one character is in the FIFO.
The most recent serial character received was longer than 4 continuous character times ago. (If 2 stop bits
are programmed, the second one is included in this time delay).
The most recent CPU read of the FIFO was longer than 4 continuous character times ago.
This will cause a maximum character received to interrupt issued delay of 160 msec at 300 BAUD with a 12 bit
character.
Character times are calculated by using the RCLK input for a clock signal (this makes the delay proportional
to the baudrate).
When a timeout interrupt has occurred it is cleared and the timer reset when the CPU reads one character
from the RCVR FIFO.
When a timeout interrupt has not occurred the timeout timer is reset after a new character is received or after
the CPU reads the RCVR FIFO.
When the XMIT FIFO and transmitter interrupts are enabled (FCR bit 0 = "1", IER bit 1 = "1"), XMIT interrupts occur as
follows:
The transmitter holding register interrupt (02H) occurs when the XMIT FIFO is empty; it is cleared as soon as
the transmitter holding register is written to (1 of 16 characters may be written to the XMIT FIFO while
servicing this interrupt) or the IIR is read.
The transmitter FIFO empty indications will be delayed 1 character time minus the last stop bit time whenever
the following occurs: THRE=1 and there have not been at least two bytes at the same time in the transmitter
FIFO since the last THRE=1. The transmitter interrupt after changing FCR0 will be immediate, if it is enabled.
Character timeout and RCVR FIFO trigger level interrupts have the same priority as the current received data available
interrupt; XMIT FIFO empty has the same priority as the current transmitter holding register empty interrupt.


Similar Part No. - LPC47M14X

ManufacturerPart #DatasheetDescription
logo
SMSC Corporation
LPC47M102S-MC SMSC-LPC47M102S-MC Datasheet
244Kb / 5P
   100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications
LPC47M102S-MC SMSC-LPC47M102S-MC Datasheet
1Mb / 188P
   100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications
LPC47M102S-MS SMSC-LPC47M102S-MS Datasheet
244Kb / 5P
   100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications
LPC47M102S-MS SMSC-LPC47M102S-MS Datasheet
1Mb / 188P
   100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications
LPC47M107S-MC SMSC-LPC47M107S-MC Datasheet
244Kb / 5P
   100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications
More results

Similar Description - LPC47M14X

ManufacturerPart #DatasheetDescription
logo
SMSC Corporation
LPC47B27X SMSC-LPC47B27X Datasheet
1Mb / 196P
   100 PIN ENHANCED SUPER I/O CONTROLLER WITH LPC INTERFACE
LPC47B272 SMSC-LPC47B272 Datasheet
1Mb / 195P
   100 Pin Enhanced Super I/O Controller with LPC Interface
LPC47M112-MC SMSC-LPC47M112-MC Datasheet
1Mb / 193P
   ENHANCED SUPER I/O CONTROLLER WITH LPC INTERFACE
LPC47M112 SMSC-LPC47M112 Datasheet
1Mb / 208P
   ENHANCED SUPER I/O CONTROLLER WITH LPC INTERFACE
LPC47N217N SMSC-LPC47N217N Datasheet
410Kb / 5P
   56-Pin Super I/O with LPC Interface
LPC47M112 SMSC-LPC47M112_07 Datasheet
1Mb / 204P
   Enhanced Super I/O Controller with LPC Interface
LPC47N217 SMSC-LPC47N217_07 Datasheet
94Kb / 5P
   64-Pin Super I/O with LPC Interface
LPC47N217N-JV SMSC-LPC47N217N-JV Datasheet
167Kb / 5P
   64-Pin Super I/O with LPC Interface
LPC47B34X SMSC-LPC47B34X Datasheet
645Kb / 250P
   128 Pin Enhanced Super I/O with LPC Interface for Consumer Applications
LPC47N267 SMSC-LPC47N267_05 Datasheet
221Kb / 5P
   100 Pin LPC Super I/O with X-Bus Interface
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com