Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

NT5CC128M16JR-EK Datasheet(PDF) 9 Page - Nanya Technology Corporation.

Part # NT5CC128M16JR-EK
Description  Commercial and Industrial DDR3(L) 2Gb SDRAM
Download  157 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  NANYA [Nanya Technology Corporation.]
Direct Link  http://www.nanya.com
Logo NANYA - Nanya Technology Corporation.

NT5CC128M16JR-EK Datasheet(HTML) 9 Page - Nanya Technology Corporation.

Back Button NT5CC128M16JR-EK Datasheet HTML 5Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 6Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 7Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 8Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 9Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 10Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 11Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 12Page - Nanya Technology Corporation. NT5CC128M16JR-EK Datasheet HTML 13Page - Nanya Technology Corporation. Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 157 page
background image
Version 1.5
9
Nanya Technology Cooperation ©
04/2019
All Rights Reserved.
NTC Proprietary
Level: Property
DDR3(L)-2Gb J-Die
NT5CB(C)256M8JQ/NT5CB(C)128M16JR
Basic Functionality
The DDR3(L) SDRAM is a high-speed dynamic random access memory internally configured as an eight-bank DRAM.
The DDR3(L) SDRAM uses an 8n prefetch architecture to achieve high speed operation. The 8n prefetch architecture is
combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write
operation for the DDR3(L) SDRAM consists of a single 8n-bit wide, four clock data transfer at the internal DRAM core and
eight corresponding n-bit wide, one-half clock cycle data transfers at the I/O pins.
Read and write operation to the DDR3(L) SDRAM are burst oriented, start at a selected location, and continue for a burst
length of eight or a ‘chopped’ burst of four in a programmed sequence. Operation begins with the registration of an Active
command, which is then followed by a Read or Write command. The address bits registered coincident with the Active
command are used to select the bank and row to be activated (BA0-BA2 select the bank; A0-A14 select the row). The
address bit registered coincident with the Read or Write command are used to select the starting column location for the
burst operation, determine if the auto precharge command is to be issued (via A10), and select BC4 or BL
8 mode ‘on the
fly’ (via A12) if enabled in the mode register.
Prior to normal operation, the DDR3(L) SDRAM must be powered up and initialized in a predefined manner. The following
sections provide detailed information covering device reset and initialization, register definition, command descriptions
and device operation.
RESET and Initialization Procedure
Power-up Initialization sequence
The Following sequence is required for POWER UP and Initialization
1. Apply power (
REET is recommended to be maintained below 0.2 x VDD, all other inputs may be undefined). REET
need
s to be maintained for minimum 200μs with stable power. CKE is pulled “Low” anytime before REETbeing
de-asserted (min. time 10ns). The power voltage ramp time between 300mV to VDDmin must be no greater than 200ms;
and during the ramp, VDD>VDDQ and (VDD-VDDQ) <0.3 Volts.
- VDD and VDDQ are driven from a single power converter output, AND
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one
side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.95V max once
power ramp is finished, AND
- Vref tracks VDDQ/2.
OR
- Apply VDD without any slope reversal before or at the same time as VDDQ.
- Apply VDDQ without any slope reversal before or at the same time as VTT & Vref.
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one
side and must be larger than or equal to VSSQ and VSS on the other side.
2. After
REETis de-asserted, wait for another 500us until CKE become active. During this time, the DRAM will start
internal state initialization; this will be done independently of external clocks.
3. Clock (CK,
) need to be started and stabilized for at least 10ns or 5tCK (which is larger) before CKE goes active.
Since CKE is a synchronous signal, the corresponding set up time to clock (tIS) must be met. Also a NOP or Deselect


Similar Part No. - NT5CC128M16JR-EK

ManufacturerPart #DatasheetDescription
logo
Nanya Technology Corpor...
NT5CC128M16JR-EKA NANYA-NT5CC128M16JR-EKA Datasheet
4Mb / 154P
   Automotive DDR3(L) 2Gb SDRAM
NT5CC128M16JR-EKH NANYA-NT5CC128M16JR-EKH Datasheet
4Mb / 154P
   Automotive DDR3(L) 2Gb SDRAM
More results

Similar Description - NT5CC128M16JR-EK

ManufacturerPart #DatasheetDescription
logo
Nanya Technology Corpor...
NT5CB256M8FN NANYA-NT5CB256M8FN Datasheet
6Mb / 163P
   Commercial, Industrial and Automotive DDR3(L) 2Gb SDRAM
NT5CB256M8IN NANYA-NT5CB256M8IN Datasheet
4Mb / 162P
   Commercial, Industrial and Automotive DDR3(L) 2Gb SDRAM
NT5CB512M8EN NANYA-NT5CB512M8EN Datasheet
4Mb / 162P
   Commercial and Industrial DDR3( L 4Gb SDRAM
Version 1.3 11/2017
NT5CB512M8EQ NANYA-NT5CB512M8EQ Datasheet
4Mb / 158P
   Commercial and Industrial DDR3(L) 4Gb SDRAM
NT5CB128M8FN NANYA-NT5CB128M8FN Datasheet
7Mb / 165P
   Commercial, Industrial and Automotive DDR3(L) 1Gb SDRAM
NT5CB512M8DN NANYA-NT5CB512M8DN Datasheet
4Mb / 163P
   Commercial, Industrial and Automotive DDR3(L) 4Gb SDRAM
NT5CB512M8CN NANYA-NT5CB512M8CN Datasheet
7Mb / 164P
   Commercial, Industrial and Automotive DDR3(L) 4Gb SDRAM
NT5CBC256M8JQ NANYA-NT5CBC256M8JQ Datasheet
4Mb / 154P
   Automotive DDR3(L) 2Gb SDRAM
logo
Hynix Semiconductor
H5TQ2G43EFR HYNIX-H5TQ2G43EFR Datasheet
401Kb / 33P
   2Gb DDR3 SDRAM
H5TQ2G83FFR HYNIX-H5TQ2G83FFR Datasheet
399Kb / 33P
   2Gb DDR3 SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com