Electronic Components Datasheet Search |
|
MSM548331 Datasheet(PDF) 9 Page - OKI electronic componets |
|
MSM548331 Datasheet(HTML) 9 Page - OKI electronic componets |
9 / 23 page ¡ Semiconductor MSM548331 9/23 access can be achieved independently from read initial address reset cycles. Input addresses are stored into address registers which are connected with address counter which controls address pointer operation. In the serial access operation, the input address into the address registers are kept. Serial write data input enable time tSWE and serial read port read enable time tSRE must be kept for starting serial read or write just after the initial read or write address reset cycles. Refer to the "FUNCTION TABLE" shown later. 1. Line hold operation (read only) By the "Line hold operation" logic which is composed by a combination of control inputs' level, access is executed starting from the first word on the current line. 2. Original address reset operation By the "Original address reset" logic, the address counter is reset to (0,0). After the reset mode, serial access starts from the address (0,0) . The address counter is reset by this reset mode but the address register, which stored input addressinthepreviousaddressresetcycleoraddresssetcycle,isnotreset.Thenon-initialized address can be used as a preset address in "address jump reset" mode. 3. Line increment operation By the "Line increment operation" logic, the X address counter is incremented by one from the current X address. That is, serial access from the Y = (0) on the next line is enabled. 4. Address jump operation By the "Address jump operation" logic, a jump may be caused to the initialized line address. Note : During one reset setting cycle, a plurality of resets cannot be set. Power ON Power must be applied to RCLK, RE, OE, WCLK, WE and IE input signals to pull them "Low" before or when the VCC supply is turned on. After power-up, the device is designed to begin proper operation in at least 200 ms after VCC has reached the specified voltage. After 200 ms, a minimum of one line dummy write operation and read operation is required according to the address setting mode, because the read and write address pointers are not valid after power-up. New Data Read Access In order to read out "new data', the delay between the beginning of a write address setting cycle and read address setting cycle must be at least two lines. Old Data Read Access In order to read out "old data", the delay between the beginning of a write address setting cycle and read address setting cycle must be more than 0 but less than a half line. |
Similar Part No. - MSM548331 |
|
Similar Description - MSM548331 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |