Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY28410OC Datasheet(PDF) 3 Page - Cypress Semiconductor

Part # CY28410OC
Description  Clock Generator for Intel Grantsdale Chipset
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY28410OC Datasheet(HTML) 3 Page - Cypress Semiconductor

  CY28410OC Datasheet HTML 1Page - Cypress Semiconductor CY28410OC Datasheet HTML 2Page - Cypress Semiconductor CY28410OC Datasheet HTML 3Page - Cypress Semiconductor CY28410OC Datasheet HTML 4Page - Cypress Semiconductor CY28410OC Datasheet HTML 5Page - Cypress Semiconductor CY28410OC Datasheet HTML 6Page - Cypress Semiconductor CY28410OC Datasheet HTML 7Page - Cypress Semiconductor CY28410OC Datasheet HTML 8Page - Cypress Semiconductor CY28410OC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 18 page
background image
CY28410
Document #: 38-07593 Rev. *C
Page 3 of 18
Frequency Select Pins (FS_A, FS_B and FS_C)
Host clock frequency selection is achieved by applying the
appropriate logic levels to FS_A, FS_B, FS_C inputs prior to
VTT_PWRGD# assertion (as seen by the clock synthesizer).
Upon VTT_PWRGD# being sampled low by the clock chip
(indicating processor VTT voltage is stable), the clock chip
samples the FS_A, FS_B and FS_C input values. For all logic
levels of FS_A, FS_B and FS_C, VTT_PWRGD# employs a
one-shot functionality in that once a valid low on
VTT_PWRGD# has been sampled, all further VTT_PWRGD#,
FS_A, FS_B and FS_C transitions will be ignored, except in
test mode.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface initial-
izes to their default setting upon power-up, and therefore use
of this interface is optional. Clock device register changes are
normally made upon system initialization, if any are required.
The interface cannot be used during system operation for pow-
er management functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in se-
quential order from lowest to highest byte (most significant bit
first) with the ability to stop after any complete byte has been
transferred. For byte write and byte read operations, the sys-
tem controller can access individually indexed bytes. The off-
set of the indexed byte is encoded in the command code, as
described in Table 2.
The block write and block read protocol is outlined in Table 3
while Table 4 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h).
Table 1. Frequency Select Table FS_A, FS_B and FS_C
FS_C
FS_B
FS_A
CPU
SRC
PCIF/PCI
REF0
DOT96
USB
MID
0
1
100 MHz
100 MHz
33 MHz
14.318 MHz
96 MHz
48 MHz
0
0
1
133 MHz
100 MHz
33 MHz
14.318 MHz
96 MHz
48 MHz
0
1
0
200 MHz
100 MHz
33 MHz
14.318 MHz
96 MHz
48 MHz
0
0
0
266 MHz
100 MHz
33 MHz
14.318 MHz
96 MHz
48 MHz
1
0
x
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
1
1
0
REF/2
REF/8
REF/24
REF
REF
REF
1
1
1
REF/2
REF/8
REF/24
REF
REF
REF
Table 2. Command Code Definition
Bit
Description
7
0 = Block read or block write operation, 1 = Byte read or byte write operation
(6:0)
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'
Table 3. Block Read and Block Write Protocol
Block Write Protocol
Block Read Protocol
Bit
Description
Bit
Description
1
Start
1
Start
8:2
Slave address – 7 bits
8:2
Slave address – 7 bits
9
Write
9
Write
10
Acknowledge from slave
10
Acknowledge from slave
18:11
Command Code – 8 bits
18:11
Command Code – 8 bits
19
Acknowledge from slave
19
Acknowledge from slave
27:20
Byte Count – 8 bits
(Skip this step if I2C_EN bit set)
20
Repeat start
28
Acknowledge from slave
27:21
Slave address – 7 bits
36:29
Data byte 1 – 8 bits
28
Read = 1
37
Acknowledge from slave
29
Acknowledge from slave
45:38
Data byte 2 – 8 bits
37:30
Byte Count from slave – 8 bits
46
Acknowledge from slave
38
Acknowledge


Similar Part No. - CY28410OC

ManufacturerPart #DatasheetDescription
logo
SpectraLinear Inc
CY28410OC SPECTRALINEAR-CY28410OC Datasheet
219Kb / 17P
   Clock Generator for Intel Grantsdale Chipset
logo
Silicon Laboratories
CY28410OC SILABS-CY28410OC Datasheet
180Kb / 17P
   Clock Generator for Intel짰Grantsdale Chipset
logo
SpectraLinear Inc
CY28410OCT SPECTRALINEAR-CY28410OCT Datasheet
219Kb / 17P
   Clock Generator for Intel Grantsdale Chipset
logo
Silicon Laboratories
CY28410OCT SILABS-CY28410OCT Datasheet
180Kb / 17P
   Clock Generator for Intel짰Grantsdale Chipset
More results

Similar Description - CY28410OC

ManufacturerPart #DatasheetDescription
logo
SpectraLinear Inc
CY28439 SPECTRALINEAR-CY28439 Datasheet
192Kb / 21P
   Clock Generator for Intel Grantsdale Chipset
CY28439-2 SPECTRALINEAR-CY28439-2 Datasheet
192Kb / 21P
   Clock Generator for Intel Grantsdale Chipset
CY28410-2 SPECTRALINEAR-CY28410-2 Datasheet
219Kb / 16P
   Clock Generator for Intel Grantsdale Chipset
CY28410 SPECTRALINEAR-CY28410 Datasheet
219Kb / 17P
   Clock Generator for Intel Grantsdale Chipset
CY28435 SPECTRALINEAR-CY28435 Datasheet
200Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
CY28437 SPECTRALINEAR-CY28437 Datasheet
194Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
logo
Cypress Semiconductor
CY28439 CYPRESS-CY28439 Datasheet
297Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
CY28410-2 CYPRESS-CY28410-2 Datasheet
280Kb / 17P
   Clock Generator for Intel Grantsdale Chipset
CY28435 CYPRESS-CY28435 Datasheet
306Kb / 23P
   Clock Generator for Intel Grantsdale Chipset
CY28439-2 CYPRESS-CY28439-2 Datasheet
297Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com