Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

TSS901EAM Datasheet(PDF) 3 Page - ATMEL Corporation

Part # TSS901EAM
Description  Tripple Point to Point IEEE 1355 High Speed Controller
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ATMEL [ATMEL Corporation]
Direct Link  http://www.atmel.com
Logo ATMEL - ATMEL Corporation

TSS901EAM Datasheet(HTML) 3 Page - ATMEL Corporation

  TSS901EAM Datasheet HTML 1Page - ATMEL Corporation TSS901EAM Datasheet HTML 2Page - ATMEL Corporation TSS901EAM Datasheet HTML 3Page - ATMEL Corporation TSS901EAM Datasheet HTML 4Page - ATMEL Corporation TSS901EAM Datasheet HTML 5Page - ATMEL Corporation TSS901EAM Datasheet HTML 6Page - ATMEL Corporation TSS901EAM Datasheet HTML 7Page - ATMEL Corporation TSS901EAM Datasheet HTML 8Page - ATMEL Corporation TSS901EAM Datasheet HTML 9Page - ATMEL Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 31 page
background image
3
TSS901E
Rev. C – 24-Aug-01
Interfaces
The TSS901E consists of the following blocks (See Figure 1):
bidirectional link channels, all comprising the DS-link macro cell (DSM), receive
and transmit sections (each including FIFOs) and a protocol processing unit (PPU).
Each channel allows full duplex communication up to 200 Mbit/s in each direction.
With protocol command execution a higher level of communication is supported.
Link disconnect detection and parity check at token level are performed. A
checksum generation for a check at packet level can be enabled.
The transmit rate is selectable between 1.25 and 200 Mbit/s; an additional power
saving mode can be enabled, where the transmit rate is automatically reduced to 10
Mbit/s when only Null tokens are being transmitted over the link. The default trans-
mit rate is 10 Mbit/s. For special applications the data transmit rate can be
programmed to values even below 10 Mbit/s; the lowest possible (to be within the
IEEE-1355 specification) transmit rate is 1.25 Mbit/s (the next values are 2.5 and 5
Mbit/s).
Communication Memory Interface (COMI) performs autonomous accesses to the
communication memory of the module to store data received via the links or to read
data to be transmitted via the links. The COMI consists of individual memory
address generators for the receive and transmit direction of every DS link channel.
The access to the memory is controlled via an arbitration unit providing a fair
arbitration scheme. Two TSS901E can share one DPRAM without external
arbitration.
The data bus width is scalable (8/16/32 bit) to allow flexible integration with any
CPU type.
Operation in little or big endian mode is configurable through internal registers.
The COMI address bus is 16 bit wide allowing direct access of up to 64K words of
the DPRAM. Two chip select signals are provided to allow splitting of the 64k
address space in two memory banks.
Host Control Interface (HOCI) gives read and write access to the TSS901E
configuration registers and to the DS-link channels for the controlling CPU. Viewed
from the CPU, the interface behaves like a peripheral that generates acknowledges
to synchronize the data transfers and which is located somewhere in the CPU's
address space.
Packets can be transmitted or received directly via the HOCI. In this case the Com-
munication Memory (DPRAM) is not strictly needed. However, in this case the
packet size should be limited to avoid frequent CPU interaction.
The data bus width is scalable (8/16/32 bit) to allow flexible integration with any
CPU type. The byte alignment can be configured for little or big endian mode
through an external pin.
Additionally the HOCI contains the interrupt signalling capability of the TSS901E by
providing an interrupt output, the interrupt status register and interrupt mask register
to the local CPU.
A special pin is provided to select between control of the TSS901E by HOCI or by
link. If control by link is enabled, the host data bus functions as a 32-bit general pur-
pose interface (GPIO).
Protocol Command Interface (PRCI) that collects the decoded commands from all
PPUs and forwards them to external circuitry via 5 special pins.
JTAG Test Interface that represents the boundary scan testing provisions specified
by IEEE Standard 1149.1 of the Joint Testing Action Group (JTAG). The TSS901E'
test access port and on-chip circuitry is fully compliant with the IEEE 1149.1
specification. The test access port enables boundary scan testing of circuitry
connected to the TSS901E I/O pins.


Similar Part No. - TSS901EAM

ManufacturerPart #DatasheetDescription
logo
ATMEL Corporation
TSS901E ATMEL-TSS901E Datasheet
441Kb / 31P
   Triple Point to Point IEEE 1355 High Speed Controller
TSS901E ATMEL-TSS901E Datasheet
442Kb / 31P
   Little or big endian mode is configurable
TSS901EMA-E ATMEL-TSS901EMA-E Datasheet
441Kb / 31P
   Triple Point to Point IEEE 1355 High Speed Controller
TSS901E ATMEL-TSS901E_07 Datasheet
441Kb / 31P
   Triple Point to Point IEEE 1355 High Speed Controller
TSS901E ATMEL-TSS901E_14 Datasheet
442Kb / 31P
   Little or big endian mode is configurable
More results

Similar Description - TSS901EAM

ManufacturerPart #DatasheetDescription
logo
ATMEL Corporation
TSS901E ATMEL-TSS901E_07 Datasheet
441Kb / 31P
   Triple Point to Point IEEE 1355 High Speed Controller
T7906E ATMEL-T7906E Datasheet
339Kb / 42P
   Single Point to Point IEEE 1355 High Speed Controller
T7906E ATMEL-T7906E_14 Datasheet
555Kb / 43P
   Single Point to Point IEEE 1355 High Speed Controller
T7906E ATMEL-T7906E_07 Datasheet
1,009Kb / 43P
   Single Point to Point IEEE 1355 High Speed Controller
AT7912F ATMEL-AT7912F_14 Datasheet
361Kb / 21P
   Derived from the T7906 Single Point to Point IEEE 1355 High Speed Controller
logo
Analog Devices
HMC442 AD-HMC442 Datasheet
371Kb / 6P
   Point-to-Point and Point-to-Multi-Point Radios
logo
Micross Components
HMC521 MICROSS-HMC521 Datasheet
883Kb / 9P
   Point-to-Point and Point-to-Multi-Point Radio
HMC525 MICROSS-HMC525 Datasheet
886Kb / 9P
   Point-to-Point and Point-to-Multi-Point Radio
HMC527 MICROSS-HMC527 Datasheet
899Kb / 10P
   Point-to-Point and Point-to-Multi-Point Radio
logo
Analog Devices
HMC494LP3 AD-HMC494LP3 Datasheet
370Kb / 6P
   Point-to-Point
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com