Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1345F-66AI Datasheet(PDF) 5 Page - Cypress Semiconductor

Part # CY7C1345F-66AI
Description  4-Mb (128K x 36) Flow-Through Sync SRAM
Download  17 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1345F-66AI Datasheet(HTML) 5 Page - Cypress Semiconductor

  CY7C1345F-66AI Datasheet HTML 1Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 2Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 3Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 4Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 5Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 6Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 7Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 8Page - Cypress Semiconductor CY7C1345F-66AI Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 17 page
background image
CY7C1345F
Document #: 38-05214 Rev. *C
Page 5 of 17
Functional Overview
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. Maximum access delay from
the clock rise (tC0) is 6.5 ns (133-MHz device).
The CY7C1345F supports secondary cache in systems
utilizing either a linear or interleaved burst sequence. The
interleaved burst order supports Pentium® and i486
processors. The linear burst sequence is suited for processors
that utilize a linear burst sequence. The burst order is
user-selectable, and is determined by sampling the MODE
input. Accesses can be initiated with either the Processor
Address Strobe (ADSP) or the Controller Address Strobe
(ADSC). Address advancement through the burst sequence is
controlled by the ADV input. A two-bit on-chip wraparound
burst counter captures the first address in a burst sequence
and automatically increments the address for the rest of the
burst access.
Byte write operations are qualified with the Byte Write Enable
(BWE) and Byte Write Select (BW[A:D]) inputs. A Global Write
Enable (GW) overrides all byte write inputs and writes data to
all four bytes. All writes are simplified with on-chip
synchronous self-timed write circuitry.
Three synchronous Chip Selects (CE1, CE2, CE3) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. ADSP is ignored if
CE1 is HIGH.
Single Read Accesses
A single read access is initiated when the following conditions
are satisfied at clock rise: (1) CE1, CE2, and CE3 are all
asserted active, and (2) ADSP or ADSC is asserted LOW (if
the access is initiated by ADSC, the write inputs must be
deasserted during this first cycle). The address presented to
the address inputs is latched into the address register and the
burst counter/control logic and presented to the memory core.
If the OE input is asserted LOW, the requested data will be
available at the data outputs a maximum to tCDV after clock
rise. ADSP is ignored if CE1 is HIGH.
Single Write Accesses Initiated by ADSP
This access is initiated when the following conditions are
satisfied at clock rise: (1) CE1, CE2, CE3 are all asserted
active, and (2) ADSP is asserted LOW. The addresses
presented are loaded into the address register and the burst
inputs (GW, BWE, and BW[A:D] )are ignored during this first
clock cycle. If the write inputs are asserted active ( see Write
Cycle Descriptions table for appropriate states that indicate a
write) on the next clock rise,the appropriate data will be latched
and written into the device.Byte writes are allowed. During
byte writes, BWA controls DQA and BWB controls DQB, BWC
controls DQC, and BWD controls DQD.All I/Os are three-stated
during a byte write.Since this is a common I/O device, the
asynchronous OE input signal must be deasserted and the
I/Os must be three-stated prior to the presentation of data to
DQs. As a safety precaution, the data lines are three-stated
once a write cycle is detected, regardless of the state of OE.
Single Write Accesses Initiated by ADSC
This write access is initiated when the following conditions are
satisfied at clock rise: (1) CE1, CE2, and CE3 are all asserted
active, (2) ADSC is asserted LOW, (3) ADSP is deasserted
HIGH, and (4) the write input signals (GW, BWE, and BW[A:D])
indicate a write access. ADSC is ignored if ADSP is active LOW.
The addresses presented are loaded into the address register
and the burst counter/control logic and delivered to the
memory core. The information presented to DQ[D:A] will be
written into the specified address location. Byte writes are
allowed. During byte writes, BWA controls DQA, BWB controls
DQB, BWC controls DQC, and BWD controls DQD. All I/Os are
three-stated when a write is detected, even a byte write. Since
this is a common I/O device, the asynchronous OE input signal
must be deasserted and the I/Os must be three-stated prior to
the presentation of data to DQs. As a safety precaution, the
data lines are three-stated once a write cycle is detected,
regardless of the state of OE.
Burst Sequences
The CY7C1345F provides an on-chip two-bit wraparound
burst counter inside the SRAM. The burst counter is fed by
A[1:0], and can follow either a linear or interleaved burst order.
The burst order is determined by the state of the MODE input.
A LOW on MODE will select a linear burst sequence. A HIGH
on MODE will select an interleaved burst order. Leaving
MODE unconnected will cause the device to default to a inter-
leaved burst sequence.
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CEs, ADSP, and ADSC must remain
inactive for the duration of tZZREC after the ZZ input returns
LOW.
Interleaved Burst Address Table (MODE =
Floating or VDD)
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
Linear Burst Address Table (MODE = GND)
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10


Similar Part No. - CY7C1345F-66AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C13451G CYPRESS-CY7C13451G Datasheet
746Kb / 23P
   4-Mbit (128K 횞 36) Flow-Through Sync SRAM
CY7C13451G-100BZXE CYPRESS-CY7C13451G-100BZXE Datasheet
746Kb / 23P
   4-Mbit (128K 횞 36) Flow-Through Sync SRAM
CY7C1345B CYPRESS-CY7C1345B Datasheet
346Kb / 17P
   128K x 36 Synchronous Flow-Through 3.3V Cache RAM
CY7C1345B-100AC CYPRESS-CY7C1345B-100AC Datasheet
346Kb / 17P
   128K x 36 Synchronous Flow-Through 3.3V Cache RAM
CY7C1345B-100AI CYPRESS-CY7C1345B-100AI Datasheet
346Kb / 17P
   128K x 36 Synchronous Flow-Through 3.3V Cache RAM
More results

Similar Description - CY7C1345F-66AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1338F CYPRESS-CY7C1338F Datasheet
405Kb / 17P
   4-Mb (128K x 32) Flow-Through Sync SRAM
CY7C1345G CYPRESS-CY7C1345G_07 Datasheet
767Kb / 20P
   4-Mbit (128K x 36) Flow Through Sync SRAM
CY7C1345G CYPRESS-CY7C1345G Datasheet
331Kb / 17P
   4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1324F CYPRESS-CY7C1324F Datasheet
325Kb / 15P
   2-Mb (128K x 18) Flow-Through Sync SRAM
CY7C13451G CYPRESS-CY7C13451G Datasheet
746Kb / 23P
   4-Mbit (128K 횞 36) Flow-Through Sync SRAM
CY7C1325F-117AC CYPRESS-CY7C1325F-117AC Datasheet
430Kb / 17P
   4-Mb (256K x 18) Flow-Through Sync SRAM
CY7C1351F CYPRESS-CY7C1351F Datasheet
427Kb / 15P
   4-Mb (128K x 36) Flow-through SRAM with NoB TM Architecture
CY7C1338G CYPRESS-CY7C1338G_06 Datasheet
396Kb / 17P
   4-Mbit (128K x 32) Flow-Through Sync SRAM
CY7C1338G CYPRESS-CY7C1338G Datasheet
291Kb / 17P
   4-Mbit (128K x 32) Flow-Through Sync SRAM
CY7C1214F CYPRESS-CY7C1214F Datasheet
290Kb / 15P
   1-Mb (32K x 32) Flow-Through Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com