Electronic Components Datasheet Search
  English  ▼

Delete All
ON OFF
ALLDATASHEET.COM

X  

Preview PDF Download HTML

MPC93R51 Datasheet(PDF) 5 Page - Motorola, Inc

Part No. MPC93R51
Description  LOW VOLTAGE PLL CLOCK DRIVER
Download  12 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Maker  MOTOROLA [Motorola, Inc]
Homepage  http://www.freescale.com
Logo 

MPC93R51 Datasheet(HTML) 5 Page - Motorola, Inc

 
Zoom Inzoom in Zoom Outzoom out
 5 / 12 page
background image
MPC93R51
TIMING SOLUTIONS
5
MOTOROLA
APPLICATIONS INFORMATION
Programming the MPC93R51
The MPC93R51 clock driver outputs can be configured
into several divider modes, in addition the external feedback
of the device allows for flexibility in establishing various input
to output frequency relationships. The output divider of the
four output groups allows the user to configure the outputs
into 1:1, 2:1, 4:1 and 4:2:1 frequency ratios. The use of even
dividers ensure that the output duty cycle is always 50%.
“Output Frequency Relationship for an Example
Configuration” illustrates the various output configurations,
the table describes the outputs using the input clock
frequency CLK as a reference.
The output division settings establish the output
relationship, in addition, it must be ensured that the VCO will
be stable given the frequency of the outputs desired. The
feedback frequency should be used to situate the VCO into a
frequency range in which the PLL will be stable. The design
of the PLL supports output frequencies from 25 MHz to 240
MHz while the VCO frequency range is specified from 200
MHz to 480 MHz and should not be exceeded for stable
operation.
Output Frequency Relationshipa for an Example Configuration
Inputs
Outputs
FSELA
FSELB
FSELC
FSELD
QA
QB
QC
QD
0
0
0
0
2 * CLK
CLK
CLK
CLK
0
0
0
1
2 * CLK
CLK
CLK
CLK
÷ 2
0
0
1
0
4 * CLK
2 * CLK
CLK
2* CLK
0
0
1
1
4 * CLK
2 * CLK
CLK
CLK
0
1
0
0
2 * CLK
CLK
÷ 2
CLK
CLK
0
1
0
1
2 * CLK
CLK
÷ 2
CLK
CLK
÷ 2
0
1
1
0
4 * CLK
CLK
CLK
2 * CLK
0
1
1
1
4 * CLK
CLK
CLK
CLK
1
0
0
0
CLK
CLK
CLK
CLK
1
0
0
1
CLK
CLK
CLK
CLK
÷ 2
1
0
1
0
2 * CLK
2 * CLK
CLK
2 * CLK
1
0
1
1
2 * CLK
2 * CLK
CLK
CLK
1
1
0
0
CLK
CLK
÷ 2
CLK
CLK
1
1
0
1
CLK
CLK
÷ 2
CLK
CLK
÷ 2
1
1
1
0
2 * CLK
CLK
CLK
2 * CLK
1
1
1
1
2 * CLK
CLK
CLK
CLK
a.
Output frequency relationship with respect to input reference frequency CLK. QC1 is connected to EXT_FB.
Using the MPC93R51 in zero–delay applications
Nested clock trees are typical applications for the
MPC93R51. For these applications the MPC93R51 offers a
differential LVPECL clock input pair as a PLL reference. This
allows for the use of differential LVPECL primary clock
distribution devices such as the Motorola MC100EP111 or
MC10EP222, taking advantage of its superior low-skew
performance. Clock trees using LVPECL for clock distribution
and the MPC93R51 as LVCMOS PLL fanout buffer with zero
insertion delay will show significantly lower clock skew than
clock distributions developed from CMOS fanout buffers.
The external feedback option of the MPC93R51 PLL
allows for its use as a zero delay buffer. The PLL aligns the
feedback clock output edge with the clock input reference
edge and virtually eliminates the propagation delay through
the device.
The remaining insertion delay (skew error) of the
MPC93R51 in zero-delay applications is measured between
the reference clock input and any output. This effective delay
consists of the static phase offset (SPO or t(∅)), I/O jitter
(tJIT(
∅), phase or long-term jitter), feedback path delay and
the output-to-output skew (tSK(O) relative to the feedback
output.
MPC93R51 zero–delay configuration (feedback of QD4)
MPC93R51
TCLK
QA
fref = 100 MHz
REF_SEL
PLL_EN
FSELA
FSELB
FSELC
FSELD
Ext_FB
QB
QC0
QC1
QD0
QD1
QD2
QD3
QD4
2 x 100 MHz
2 x 100 MHz
4 x 100 MHz
100 MHz (Feedback)
1
1
1
0
0
0
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12 


Datasheet Download



Related Electronics Part Number

Part NumberComponents DescriptionHtml ViewManufacturer
MPC932LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
MPC990LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
PI6C2972Low Voltage PLL Clock Driver 1 2 3 4 5 MorePericom Semiconductor Corporation
MPC992LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
IDT5V9351LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreIntegrated Device Technology
MPC958LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
PI6C2952Low Voltage PLL Clock Driver 1 2 3 4 5 MorePericom Semiconductor Corporation
MPC950LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
MPC9350LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc
MPC952LOW VOLTAGE PLL CLOCK DRIVER 1 2 3 4 5 MoreMotorola, Inc

Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ]  

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Alldatasheet API   |   Link Exchange   |   Manufacturer List
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn