Electronic Components Datasheet Search |
|
RX111 Datasheet(PDF) 86 Page - Renesas Technology Corp |
|
RX111 Datasheet(HTML) 86 Page - Renesas Technology Corp |
86 / 127 page R01DS0190EJ0130 Rev.1.30 Page 86 of 127 May 31, 2016 RX111 Group 5. Electrical Characteristics 5.3.5 Timing of On-Chip Peripheral Modules Note 1. tPcyc: PCLK cycle Note 2. tcac: CAC count clock source cycle Note 3. When the LOCO is selected as the clock output source (CKOCR.CKOSEL[2:0] bits = 000b), set the clock output division ratio selection to divided by 2 (CKOCR.CKODIV[2:0] bits = 001b). Note 4. When the XTAL external clock input or an oscillator is used with divided by 1 (CKOCR.CKOSEL[2:0] bits = 010b and CKOCR.CKODIV[2:0] bits = 000b) to output from CLKOUT, the above should be satisfied with an input duty cycle of 45 to 55%. Table 5.32 Timing of On-Chip Peripheral Modules (1) Conditions: 1.8 V ≤ VCC = VCC_USB ≤ 3.6 V, 1.8 V ≤ AVSS0 ≤ 3.6 V, VSS = AVSS0 = VSS_USB = 0 V, Ta = –40 to +105°C Item Symbol Min. Max. Unit*1 Test Conditions I/O ports Input data pulse width tPRW 1.5 — tPcyc Figure 5.38 MTU2 Input capture input pulse width Single-edge setting tTICW 1.5 — tPcyc Figure 5.39 Both-edge setting 2.5 — Timer clock pulse width Single-edge setting tTCKWH, tTCKWL 1.5 — tPcyc Figure 5.40 Both-edge setting 2.5 — Phase counting mode 2.5 — POE POE# input pulse width tPOEW 1.5 — tPcyc Figure 5.41 SCI Input clock cycle Asynchronous tScyc 4— tPcyc Figure 5.42 Clock synchronous 6 — Input clock pulse width tSCKW 0.4 0.6 tScyc Input clock rise time tSCKr —20 ns Input clock fall time tSCKf —20 ns Output clock cycle Asynchronous tScyc 16 — tPcyc Figure 5.43 C = 30 pF Clock synchronous 4 — Output clock pulse width tSCKW 0.4 0.6 tScyc Output clock rise time tSCKr —20 ns Output clock fall time tSCKf —20 ns Transmit data delay time (master) Clock synchronous tTXD —40 ns Transmit data delay time (slave) Clock synchronous 2.7 V or above — 65 ns 1.8 V or above — 100 ns Receive data setup time (master) Clock synchronous 2.7 V or above tRXS 65 — ns 1.8 V or above 90 — ns Receive data setup time (slave) Clock synchronous 40 — ns Receive data hold time Clock synchronous tRXH 40 — ns A/D converter Trigger input pulse width tTRGW 1.5 — tPcyc Figure 5.44 CAC CACREF input pulse width tPcyc ≤ tcac*2 tCACREF 4.5 tcac + 3 tPcyc —ns tPcyc > tcac*2 5 tcac + 6.5 tPcyc CLKOUT CLKOUT pin output cycle*4 VCC = 2.7 V or above tCcyc 125 — ns VCC = 1.8 V or above 250 CLKOUT pin high pulse width*3 VCC = 2.7 V or above tCH 35 — ns VCC = 1.8 V or above 70 CLKOUT pin low pulse width*3 VCC = 2.7 V or above tCL 35 — ns VCC = 1.8 V or above 70 CLKOUT pin output rise time VCC = 2.7 V or above tCr —15 ns VCC = 1.8 V or above 30 CLKOUT pin output fall time VCC = 2.7 V or above tCf —15 ns VCC = 1.8 V or above 30 |
Similar Part No. - RX111_16 |
|
Similar Description - RX111_16 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |