Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

AS4C64M16D3A Datasheet(PDF) 10 Page - Alliance Semiconductor Corporation

Part # AS4C64M16D3A
Description  96 ball FBGA PACKAGE
Download  86 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ALSC [Alliance Semiconductor Corporation]
Direct Link  https://www.alliancememory.com
Logo ALSC - Alliance Semiconductor Corporation

AS4C64M16D3A Datasheet(HTML) 10 Page - Alliance Semiconductor Corporation

Back Button AS4C64M16D3A Datasheet HTML 6Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 7Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 8Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 9Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 10Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 11Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 12Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 13Page - Alliance Semiconductor Corporation AS4C64M16D3A Datasheet HTML 14Page - Alliance Semiconductor Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 86 page
background image
Power-up and Initialization
The Following sequence is required for POWER UP and Initialization
1. Apply power (RESET# is recommended to be maintained below 0.2 x VDD, all other inputs may be undefined).
RESET# needs to be maintained for minimum 200us with stable power. CKE is pulled “Low” anytime before
RESET# being de-asserted (min. time 10ns). The power voltage ramp time between 300mV to VDDmin must be
no greater than 200ms; and during the ramp, VDD>VDDQ and (VDD-VDDQ) <0.3 Volts.
- VDD and VDDQ are driven from a single power converter output, AND
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and
VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is
limited to 0.95V max once power ramp is finished, AND
- Vref tracks VDDQ/2.
OR
- Apply VDD without any slope reversal before or at the same time as VDDQ.
- Apply VDDQ without any slope reversal before or at the same time as VTT & Vref.
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and
VDD on one side and must be larger than or equal to VSSQ and VSS on the other side.
2. After RESET# is de-asserted, wait for another 500us until CKE become active. During this time, the DRAM will
start internal state initialization; this will be done independently of external clocks.
3. Clock (CK, CK#) need to be started and stabilized for at least 10ns or 5tCK (which is larger) before CKE goes
active. Since CKE is a synchronous signal, the corresponding set up time to clock (tIS) must be meeting. Also a
NOP or Deselect command must be registered (with tIS set up time to clock) before CKE goes active. Once the
CKE registered “High” after Reset, CKE needs to be continuously registered “High” until the initialization
sequence is finished, including expiration of tDLLK and tZQinit.
4. The DDR3 DRAM will keep its on-die termination in high impedance state as long as RESET# is asserted.
Further, the DRAM keeps its on-die termination in high impedance state after RESET# deassertion until CKE is
registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When
CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT_NOM is to
be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains
static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQinit.
5. After CKE being registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS
command to load mode register.(tXPR=max (tXS, 5tCK))
6. Issue MRS command to load MR2 with all application settings. (To issue MRS command for MR2, provide “Low”
to BA0 and BA2, “High” to BA1)
7. Issue MRS Command to load MR3 with all application settings. (To issue MRS command for MR3, provide “Low”
to BA2, “High” to BA0 and BA1)
8. Issue MRS Command to load MR1 with all application settings and DLL enabled. (To issue “DLL Enable”
command, provide “Low” to A0, “High” to BA0 and “Low” to BA1 and BA2)
9. Issue MRS Command to load MR0 with all application settings and “DLL reset”. (To issue DLL reset command
provide “High” to A8 and “Low” to BA0-BA2)
10. Issue ZQCL command to starting ZQ calibration.
11. Wait for both tDLLK and tZQinit completed.
12. The DDR3 SDRAM is now ready for normal operation.
AS4C64M16D3A-12BIN
AS4C64M16D3A-12BCN
Confidential
- 10/86 -
Rev.1.0 Aug.2016


Similar Part No. - AS4C64M16D3A

ManufacturerPart #DatasheetDescription
logo
Alliance Semiconductor ...
AS4C64M16D3A-12BAN ALSC-AS4C64M16D3A-12BAN Datasheet
1Mb / 86P
   96 ball FBGA PACKAGE
More results

Similar Description - AS4C64M16D3A

ManufacturerPart #DatasheetDescription
logo
Alliance Semiconductor ...
AS4C128M16D3LB ALSC-AS4C128M16D3LB Datasheet
3Mb / 45P
   96 ball FBGA PACKAGE
AS4C64M16D3A-12BAN ALSC-AS4C64M16D3A-12BAN Datasheet
1Mb / 86P
   96 ball FBGA PACKAGE
AS4C128M16D3LA-12BIN ALSC-AS4C128M16D3LA-12BIN Datasheet
2Mb / 83P
   96 ball FBGA PACKAGE
AS4C256M16D3B ALSC-AS4C256M16D3B Datasheet
2Mb / 41P
   12BCN 96 ball FBGA PACKAGE
AS4C128M16D3A ALSC-AS4C128M16D3A Datasheet
2Mb / 83P
   AS4C128M16D3A-12BIN - 96 ball FBGA PACKAGE
AS4C128M16D3B ALSC-AS4C128M16D3B Datasheet
1Mb / 41P
   2Gb AS4C128M16D3B-12BCN - 96 ball FBGA PACKAGE
AS4C512M8D3A-12BCN ALSC-AS4C512M8D3A-12BCN Datasheet
1Mb / 83P
   78 ball FBGA PACKAGE
AS4C32M16MD1A ALSC-AS4C32M16MD1A Datasheet
2Mb / 53P
   60 ball FBGA PACKAGE
AS4C8M16D1-5BIN ALSC-AS4C8M16D1-5BIN Datasheet
4Mb / 66P
   60-ball FBGA PACKAGE
AS4C512M8D3L ALSC-AS4C512M8D3L Datasheet
3Mb / 86P
   AS4C512M8D3L - 78-ball FBGA PACKAGE
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com