Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IDT71V3556XSA200PFG Datasheet(PDF) 9 Page - Integrated Device Technology

Part # IDT71V3556XSA200PFG
Description  3.3V Synchronous ZBT SRAMs
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  IDT [Integrated Device Technology]
Direct Link  http://www.idt.com
Logo IDT - Integrated Device Technology

IDT71V3556XSA200PFG Datasheet(HTML) 9 Page - Integrated Device Technology

Back Button IDT71V3556XSA200PFG Datasheet HTML 5Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 6Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 7Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 8Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 9Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 10Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 11Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 12Page - Integrated Device Technology IDT71V3556XSA200PFG Datasheet HTML 13Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 25 page
background image
6.42
IDT71V3556, IDT71V3558, 128K x 36, 256K x 18, 3.3V Synchronous SRAMS with
ZBT
™ Feature, 3.3V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
9
Synchronous Truth Table (1)
Partial Truth Table for Writes (1)
NOTES:
1. L = VIL, H = VIH, X = Don’t Care.
2. When ADV/LD signal is sampled high, the internal burst counter is incremented. The R/W signal is ignored when the counter is advanced. Therefore the nature of the burst
cycle (Read or Write) is determined by the status of the R/W signal when the first address is loaded at the beginning of the burst cycle.
3. Deselect cycle is initiated when either (CE1, or CE2 is sampled high or CE2 is sampled low) and ADV/LD is sampled low at rising edge of clock. The data bus will tri-state
two cycles after deselect is initiated.
4. When CEN is sampled high at the rising edge of clock, that clock edge is blocked from propogating through the part. The state of all the internal registers and the I/Os remains
unchanged.
5. To select the chip requires CE1 = L, CE2 = L, CE2 = H on these chip enables. Chip is deselected if any one of the chip enables is false.
6. Device Outputs are ensured to be in High-Z after the first rising edge of clock upon power-up.
7. Q - Data read from the device, D - data written to the device.
NOTES:
1. L = VIL, H = VIH, X = Don’t Care.
2. Multiple bytes may be selected during the same cycle.
3. N/A for X18 configuration.
CEN
R/W
Chip(5)
Enable
ADV/LD
BWx
ADDRESS
USED
PREVIOUS CYCLE
CURRENT CYCLE
I/O
(2 cycles later)
L
L
Select
L
Valid
External
X
LOAD WRITE
D(7)
L
H
Select
L
X
External
X
LOAD READ
Q(7)
L
X
X
H
Valid
Internal
LOAD WRITE /
BURST WRITE
BURST WRITE
(Advance burst counter)(2)
D(7)
L
X
X
H
X
Internal
LOAD READ /
BURST READ
BURST READ
(Advance burst counter)(2)
Q(7)
L
X
Deselect
L
X
X
X
DESELECT or STOP(3)
HiZ
L
X
X
H
X
X
DESELECT / NOOP
NOOP
HiZ
H
X
X
X
X
X
X
SUSPEND(4)
Previous Value
5281 tbl 08
OPERATION
R/W
BW1
BW2
BW3(3)
BW4(3)
READ
H
XXXX
WRITE ALL BYTES
LLLLL
WRITE BYTE 1 (I/O[0:7], I/OP1)(2)
L
L
HHH
WRITE BYTE 2 (I/O[8:15], I/OP2)(2)
LH
LH
H
WRITE BYTE 3 (I/O[16:23], I/OP3)(2,3)
LH
H
L
H
WRITE BYTE 4 (I/O[24:31], I/OP4)(2,3)
L
HHH
L
NO WRITE
L
HHHH
5281 tbl 09


Similar Part No. - IDT71V3556XSA200PFG

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT71V3556S IDT-IDT71V3556S Datasheet
1,010Kb / 28P
   128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 3.3V I/O, Burst Counter Pipelined Outputs
More results

Similar Description - IDT71V3556XSA200PFG

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT71V2556S IDT-IDT71V2556S_11 Datasheet
293Kb / 25P
   3.3V Synchronous ZBT SRAMs
IDT71V65603 IDT-IDT71V65603_08 Datasheet
368Kb / 26P
   3.3V Synchronous ZBT SRAMs
IDT71T75602 IDT-IDT71T75602_12 Datasheet
1Mb / 23P
   Synchronous ZBT SRAMs
IDT71T75702 IDT-IDT71T75702_09 Datasheet
395Kb / 26P
   Synchronous ZBT SRAMs
IDT71V3557S IDT-IDT71V3557S_09 Datasheet
298Kb / 28P
   Synchronous ZBT SRAMs
IDT71V65603 IDT-IDT71V65603 Datasheet
496Kb / 26P
   256K x 36, 512K x 18 3.3V Synchronous ZBT SRAMs
IDT71V65903 IDT-IDT71V65903 Datasheet
504Kb / 26P
   256K x 36, 512K x 18 3.3V Synchronous ZBT SRAMs
IDT71V65703 IDT-IDT71V65703_14 Datasheet
615Kb / 23P
   3.3V Synchronous ZBT SRAMs 3.3V I/O, Burst Counter Flow-Through Outputs
IDT71V2546S IDT-IDT71V2546S_11 Datasheet
733Kb / 21P
   3.3V Synchronous ZBT SRAM
logo
Renesas Technology Corp
71V65603 RENESAS-71V65603 Datasheet
313Kb / 27P
   256K x 36, 512K x 18 3.3V Synchronous ZBT™ SRAMs ZBT™ Feature 3.3V I/O, Burst Counter Pipelined Outputs
Nov.12. 21
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com