Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

EM488M3244VBD-75FI Datasheet(PDF) 9 Page - Eorex Corporation

Part # EM488M3244VBD-75FI
Description  Fully Synchronous to Positive Clock Edge
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  EOREX [Eorex Corporation]
Direct Link  http://www.eorex.com
Logo EOREX - Eorex Corporation

EM488M3244VBD-75FI Datasheet(HTML) 9 Page - Eorex Corporation

Back Button EM488M3244VBD-75FI Datasheet HTML 5Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 6Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 7Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 8Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 9Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 10Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 11Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 12Page - Eorex Corporation EM488M3244VBD-75FI Datasheet HTML 13Page - Eorex Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 18 page
background image
(VDD=3.3V
0.3V, TA=0°C ~70°C, -25°C ~ +85°C)
* All voltages referenced to VSS.
eorex
EM488M3244VBD
AC Operating Test Characteristics (Continued)
Note 6: These parameters account for the number of clock cycles and depend on the operating frequency
of the clock, as follows:
The number of clock cycles = Specified value of timing/clock period (Count Fractions as a whole
number)
Recommended Power On and Initialization
The following power on and initialization sequence guarantees the device is preconditioned to each user
’s
specific needs. (Like a conventional DRAM) During power on, all VDD and VDDQ pins must be built up
simultaneously to the specified voltage when the input signals are held in the
“NOP” state. The power on
voltage must not exceed VDD+0.3V on any of the input pins or VDD supplies. (CLK signal started at same
time)
After power on, an initial pause of 200 µs is required followed by a precharge of all banks using the
precharge command.
To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be
held high during the initial pause period. Once all banks have been precharged, the Mode Register Set
Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR)
are also required, and these may be done before or after programming the Mode Register.
Dec. 2013
www.eorex.com
9/18
Symbol
Parameter
-7
-75
Units
Min.
Max.
Min.
Max.
tRC
ACTIVE to ACTIVE Command
Period
(Note 6)
62
67
ns
tRAS
ACTIVE to PRECHARGE
Command Period
(Note 6)
42
45
100k
ns
tRP
PRECHARGE to ACTIVE
Command Period
(Note 6)
20
20
ns
tRCD
ACTIVE to READ/WRITE Delay
Time
(Note 6)
20
20
ns
tRRD
ACTIVE(one) to ACTIVE(another)
Command
(Note 6)
14
15
ns
tCCD
READ/WRITE Command to
READ/WRITE Command
1
1
CLK
tDPL
Date-in to PRECHARGE
Command
2
2
CLK
tBDL
Date-in to BURST Stop Command
1
1
CLK
tROH
Data-out
to High
Impedance from
PRECHARGE Command
CL=3
3
3
CLK
CL=2
2
2
tREF
Refresh Time (4,096 cycle)
64
64
ms


Similar Part No. - EM488M3244VBD-75FI

ManufacturerPart #DatasheetDescription
logo
Eorex Corporation
EM488M3244VBD EOREX-EM488M3244VBD_15 Datasheet
1Mb / 18P
   Synchronous DRAM
More results

Similar Description - EM488M3244VBD-75FI

ManufacturerPart #DatasheetDescription
logo
Eorex Corporation
EM48AM1684VTH EOREX-EM48AM1684VTH Datasheet
200Kb / 17P
   Fully Synchronous to Positive Clock Edge
EM488M1644VTG EOREX-EM488M1644VTG Datasheet
1Mb / 18P
   Fully Synchronous to positive clock edge
logo
Xilinx, Inc
DS211 XILINX-DS211 Datasheet
218Kb / 7P
   Fully synchronous design using a single clock
logo
Alliance Semiconductor ...
2GB-DDR3L-AS4C128M16D3L ALSC-2GB-DDR3L-AS4C128M16D3L Datasheet
2Mb / 84P
   Fully synchronous operation
4GB-DDR3L-AS4C512M8D3L ALSC-4GB-DDR3L-AS4C512M8D3L Datasheet
3Mb / 86P
   Fully synchronous operation
AS4C256M16D3A-12BAN ALSC-AS4C256M16D3A-12BAN Datasheet
1Mb / 83P
   Fully synchronous operation
AS4C4M16SA-AUTOMOTIVE ALSC-AS4C4M16SA-AUTOMOTIVE Datasheet
1Mb / 54P
   Fully synchronous operation
AS4C32M16D2A-25BIN ALSC-AS4C32M16D2A-25BIN Datasheet
2Mb / 61P
   Fully synchronous operation
AS4C64M8D2 ALSC-AS4C64M8D2 Datasheet
1Mb / 59P
   Fully synchronous operation
AS4C64M16D2-25BAN ALSC-AS4C64M16D2-25BAN Datasheet
2Mb / 59P
   Fully synchronous operation
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com