Electronic Components Datasheet Search |
|
EM47EM1688SBB-125A Datasheet(PDF) 5 Page - Eorex Corporation |
|
EM47EM1688SBB-125A Datasheet(HTML) 5 Page - Eorex Corporation |
5 / 39 page Pin Description (Simplified) EM47EM1688SBB Oct. 2013 5/39 www.eorex.com Pin Name Function J7,K7 CK, /CK (System Clock) CK and CK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK . Output (read) data is referenced to the crossings of CK and /CK (both directions of crossing). L2 /CS (Chip Select) All commands are masked when /CS is registered HIGH. /CS provides for external Rank selection on systems with multiple Ranks. /CS is considered part of the command code. K9 CKE (Clock Enable) CKE high activates and CKE low deactivates internal clock signals and device input buffers and output drivers. Taking CKE low provides precharge power-down and self- refresh operation (all banks idle), or active power-down (row active in any bank). CKE is asynchronous for self refresh exit. After VREFCA has become stable during the power on and initialization sequence, it must be maintained during all operations (including self-refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, /CK , ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during self -refresh. N3,P7,P3,N2, P8,P2,R8,R2, T8,R3,L7,R7, N7,T3,T7 A0~A9,A10/AP, A11,A12( /BC ), A13,A14 (Address) Provided the row address (RA0 – RA14) for active commands and the column address (CA0-CA9) and auto precharge bit for read/write commands to select one location out of the memory array in the respective bank. A10 is sampled during a precharge command to determine whether the precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). The address inputs also provide the op-code during Mode Register Set commands. A12 is sampled during read and write commands to determine if burst chop (on-the-fly) will be performed. (HIGH: no burst chop, LOW: burst chopped). See command truth table for details. M2,N8,M3 BA0, BA1,BA2 (Bank Address) BA0 – BA2 define to which bank an active, read, write or precharge command is being applied. Bank address also determines if the mode register is to be accessed during a MRS cycle. K1 ODT (On Die Termination) ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is applied to each DQ, DQS, DQS , DMU and DML signal. The ODT pin will be ignored if the Mode Register MR1 is programmed to disable ODT. |
Similar Part No. - EM47EM1688SBB-125A |
|
Similar Description - EM47EM1688SBB-125A |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |