Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

EM68C16CWQG-25IH Datasheet(PDF) 11 Page - Etron Technology, Inc.

Part # EM68C16CWQG-25IH
Description  64M x 16 bit DDRII Synchronous DRAM (SDRAM)
Download  60 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ETRON [Etron Technology, Inc.]
Direct Link  http://www.etron.com
Logo ETRON - Etron Technology, Inc.

EM68C16CWQG-25IH Datasheet(HTML) 11 Page - Etron Technology, Inc.

Back Button EM68C16CWQG-25IH Datasheet HTML 7Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 8Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 9Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 10Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 11Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 12Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 13Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 14Page - Etron Technology, Inc. EM68C16CWQG-25IH Datasheet HTML 15Page - Etron Technology, Inc. Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 60 page
background image
EtronTech
EM68C16CWQG
Rev. 1.2
11
Apr. /2016
EMR(2)
The extended mode register (2) controls refresh related features. The default value of the extended mode register (2)
is not defined, therefore the extended mode register (2) must be written after power-up for proper operation. The
extended mode register(2) is written by asserting LOW on CS#, RAS#, CAS#, WE#, HIGH on BA1 and LOW on
BA0, while controlling the states of address pins A0 ~ A12. The DDR2 SDRAM should be in all bank precharge with
CKE already HIGH prior to writing into the extended mode register (2). The mode register set command cycle time
(tMRD) must be satisfied to complete the write operation to the extended mode register (2). Mode register contents
can be changed using the same command and clock cycle requirements during normal operation as long as all
banks are in the precharge state.
Table 7. Extended Mode Register EMR(2) Bitmap
BA2 BA1 BA0 A12 A11 A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0 Address Field
0
*5
1
0
0
*1
SRF
0
*1
DCC
PASR
*3
Extended Mode Register(2)
A7
High Temperature Self-Refresh Rate Enable
0
Disable
1
Enable
*2
BA1
BA0 MRS mode
A3
DCC Enable
*4
0
0
MR
0
Disable
0
1
EMR(1)
1
Enable
1
0
EMR(2)
1
1
EMR(3)
A2
A1
A0
Partial Array Self Refresh for 4 Banks
0
0
0
Full array
0
0
1
Half Array (BA[1:0]=00&01)
0
1
0
Quarter Array (BA[1:0]=00)
0
1
1
Not defined
1
0
0
3/4 array (BA[1:0]=01,10&11)
1
0
1
Half array (BA[1:0]=10&11)
1
1
0
Quarter array (BA[1:0]=11)
1
1
1
Not defined
NOTE 1: The rest bits in EMRS(2) are reserved for future use and all bits in EMRS(2) except A0-A2, A7, BA0 and BA1 must
be programmed to 0 when setting the extended mode register(2) during initialization.
NOTE 2: Due to the migration nature, user needs to ensure the DRAM part supports higher than 85°C Tcase temperature
self-refresh entry. If the high temperature self-refresh mode is supported then controller can set the EMRS2[A7] bit
to enable the self-refresh rate in case of higher than 85°C temperature self-refresh operation.
NOTE 3: If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified location will
be lost if self refresh is entered. Data integrity will be maintained if tREF conditions are met and no Self Refresh
command is issued.
NOTE 4: DCC (Duty Cycle Corrector) implemented, user may be given the controllability of DCC thru EMR (2) [A3] bit.
NOTE 5: BA2 is reserved for future use and must be set to 0 when programming the MR.


Similar Part No. - EM68C16CWQG-25IH

ManufacturerPart #DatasheetDescription
logo
Etron Technology, Inc.
EM68C16CWQG-25H ETRON-EM68C16CWQG-25H Datasheet
1Mb / 60P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
More results

Similar Description - EM68C16CWQG-25IH

ManufacturerPart #DatasheetDescription
logo
Etron Technology, Inc.
EM68C16CWQE-18H ETRON-EM68C16CWQE-18H Datasheet
1Mb / 58P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68C16CWQE-18IH ETRON-EM68C16CWQE-18IH Datasheet
1,005Kb / 56P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68C16CWQG-18H ETRON-EM68C16CWQG-18H Datasheet
1Mb / 60P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
logo
Alliance Semiconductor ...
AS4C64M16D2-25BCN ALSC-AS4C64M16D2-25BCN Datasheet
1Mb / 58P
   1Gb (64M x 16 bit) DDRII Synchronous DRAM (SDRAM)
logo
Etron Technology, Inc.
EM68B08CWAH-18H ETRON-EM68B08CWAH-18H Datasheet
482Kb / 57P
   64M x 8 bit DDRII Synchronous DRAM (SDRAM)
EM68B08CWAH-18IH ETRON-EM68B08CWAH-18IH Datasheet
482Kb / 57P
   64M x 8 bit DDRII Synchronous DRAM (SDRAM)
EM68916CWQA ETRON-EM68916CWQA Datasheet
1Mb / 59P
   8M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68B16CWPA ETRON-EM68B16CWPA Datasheet
1Mb / 59P
   32M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68A16CBQC-18H ETRON-EM68A16CBQC-18H Datasheet
1,022Kb / 62P
   16M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68B16CWQH-18H ETRON-EM68B16CWQH-18H Datasheet
1Mb / 60P
   32M x 16 bit DDRII Synchronous DRAM (SDRAM)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com