Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IDT72V255LA20PF Datasheet(PDF) 9 Page - Integrated Device Technology

Part # IDT72V255LA20PF
Description  3.3 VOLT CMOS SuperSync FIFO 8,192 x 18 16,384 x 18
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  IDT [Integrated Device Technology]
Direct Link  http://www.idt.com
Logo IDT - Integrated Device Technology

IDT72V255LA20PF Datasheet(HTML) 9 Page - Integrated Device Technology

Back Button IDT72V255LA20PF Datasheet HTML 5Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 6Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 7Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 8Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 9Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 10Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 11Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 12Page - Integrated Device Technology IDT72V255LA20PF Datasheet HTML 13Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 27 page
background image
9
IDT72V255LA/72V265LA 3.3 VOLT CMOS SuperSync FIFO™
8,192 x 18, 16,384 x 18
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
Figure 4. Programmable Flag Offset Programming Sequence
NOTES:
1. The programming method can only be selected at Master Reset.
2. Parallel reading of the offset registers is always permitted regardless of which programming method has been selected.
3. The programming sequence applies to both IDT Standard and FWFT modes.
Figure 3. Offset Register Location and Default Values
EMPTY OFFSET REGISTER
17
0
07FH if
LD is LOW at Master Reset,
3FFH if
LD is HIGH at Master Reset
FULL OFFSET REGISTER
17
0
DEFAULT VALUE
DEFAULT VALUE
07FH if
LD is LOW at Master Reset,
3FFH if
LD is HIGH at Master Reset
12
12
IDT72V255LA
 8,192 x 18 - BIT
4672 drw 06
EMPTY OFFSET REGISTER
17
0
07FH if
LD is LOW at Master Reset,
3FFH if
LD is HIGH at Master Reset
FULL OFFSET REGISTER
17
0
DEFAULT VALUE
DEFAULT VALUE
07FH if
LD is LOW at Master Reset,
3FFH if
LD is HIGH at Master Reset
13
13
IDT72V265LA
 16,384 x 18 - BIT
Selection
Parallel write to registers:
Empty Offset
Full Offset
Parallel read from registers:
Empty Offset
Full Offset
No Operation
Write Memory
Read Memory
No Operation
4672 drw 07
LD
0
0
X
1
1
1
0
WEN
0
1
1
0
X
1
1
REN
1
0
1
X
0
1
1
Serial shift into registers:
26 bits for the 72V255LA
28 bits for the 72V265LA
SEN
1
1
1
X
X
X
0
WCLK
X
X
X
X
RCLK
X
X
X
X
X
1 bit for each rising WCLK edge
Starting with Empty Offset (LSB)
Ending with Full Offset (MSB)


Similar Part No. - IDT72V255LA20PF

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT72V255LA IDT-IDT72V255LA Datasheet
366Kb / 27P
   3.3 VOLT CMOS SuperSync FIFO
IDT72V255LA IDT-IDT72V255LA_14 Datasheet
366Kb / 27P
   3.3 VOLT CMOS SuperSync FIFO
More results

Similar Description - IDT72V255LA20PF

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
72V255LA RENESAS-72V255LA Datasheet
402Kb / 28P
   3.3 VOLT CMOS SuperSync FIFO™ 8,192 x 18 16,384 x 18
JANUARY 2018
IDT72255LA RENESAS-IDT72255LA Datasheet
404Kb / 28P
   CMOS SuperSync FIFO™ 8,192 x 18 16,384 x 18
NOVEMBER 2017
logo
Integrated Device Techn...
IDT72255 IDT-IDT72255 Datasheet
394Kb / 30P
   CMOS SUPERSYNC FIFOO 8,192 x 18, 16,384 x 18
logo
Renesas Technology Corp
72V275 RENESAS-72V275 Datasheet
553Kb / 26P
   3.3 VOLT CMOS SuperSync FIFO™ 32,768 x 18 65,536 x 18
FEBRUARY 2018
logo
Integrated Device Techn...
IDT72V295 IDT-IDT72V295 Datasheet
237Kb / 26P
   3.3 VOLT HIGH DENSITY CMOS SUPERSYNC FIFO 131,072 x 18 262,144 x 18
logo
Renesas Technology Corp
72V295 RENESAS-72V295 Datasheet
391Kb / 27P
   3.3 VOLT HIGH DENSITY CMOS SUPERSYNC FIFO™ 131,072 x 18 262,144 x 18
MARCH 2018
72V261LA RENESAS-72V261LA Datasheet
395Kb / 28P
   3.3 VOLT CMOS SuperSync FIFO™ 16,384 x 9 32,768 x 9
FEBRUARY 2018
logo
Integrated Device Techn...
IDT72264 IDT-IDT72264 Datasheet
392Kb / 31P
   VARIABLE WIDTH SUPERSYNCO FIFO 8,192 x 18 or 16,384 x 9 16,384 x 18 or 32,768 x 9
IDT72V271 IDT-IDT72V271 Datasheet
310Kb / 27P
   3.3 VOLT CMOS SuperSync FIFO
IDT72V285 IDT-IDT72V285 Datasheet
213Kb / 25P
   3.3 VOLT CMOS SuperSync FIFO
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com