Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CDCDLP223PWR Datasheet(PDF) 4 Page - Texas Instruments

Part # CDCDLP223PWR
Description  3.3 V Clock Synthesizer for DLP Systems
Download  10 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

CDCDLP223PWR Datasheet(HTML) 4 Page - Texas Instruments

  CDCDLP223PWR Datasheet HTML 1Page - Texas Instruments CDCDLP223PWR Datasheet HTML 2Page - Texas Instruments CDCDLP223PWR Datasheet HTML 3Page - Texas Instruments CDCDLP223PWR Datasheet HTML 4Page - Texas Instruments CDCDLP223PWR Datasheet HTML 5Page - Texas Instruments CDCDLP223PWR Datasheet HTML 6Page - Texas Instruments CDCDLP223PWR Datasheet HTML 7Page - Texas Instruments CDCDLP223PWR Datasheet HTML 8Page - Texas Instruments CDCDLP223PWR Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 10 page
background image
www.ti.com
TIMING REQUIREMENTS
(1)
CDCDLP223
SCAS836 – DECEMBER 2006
over recommended ranges of supply voltage, load and operating free air temperature
PARAMETER
MIN
TYP
MAX
UNIT
XIN, XOUT REQUIREMENTS
fXIN
Frequency of crystal attached to XIN, XOUT, with CL = 20 pF (2 × 40 pF) on-die
20
MHz
capacitance
2 WIRE SERIAL INTERFACE REQUIREMENTS STANDARD MODE
fSCLK
SCLK frequency
0
100
kHz
th(START)
START hold time (see Figure 1)
4.0
µs
tw(SCLL)
SCLK low-pulse duration (see Figure 1)
4.7
µs
tw(SCLH)
SCLK high-pulse duration (see Figure 1)
4.0
µs
tsu(START)
START setup time (see Figure 1)
4.7
µs
th(SDATA)
SDATA hold time (see Figure 1)
0
3.45
µs
tsu(SDATA)
SDATA setup time (see Figure 1)
250
ns
tr(SDATA)
SCLK / SDATA input rise time (see Figure 1)
1000
ns
tf(SDATA)
SCLK / SDATA input fall time (see Figure 1)
300
ns
tsu(STOP)
STOP setup time (see Figure 1)
4.0
µs
tBUS
Bus free time
4.7
µs
2 WIRE SERIAL INTERFACE REQUIREMENTS FAST MODE
fSCLK
SCLK frequency
0
400
kHz
th(START)
START hold time (see Figure 1)
0.6
µs
tw(SCLL)
SCLK low-pulse duration (see Figure 1)
1.3
µs
tw(SCLH)
SCLK high-pulse duration (see Figure 1)
0.6
µs
tsu(START)
START setup time (see Figure 1)
0.6
µs
th(SDATA)
SDATA hold time (see Figure 1)
0
0.9
µs
tsu(DATA)
SDATA setup time (see Figure 1)
100
ns
tr(SDATA)
SCLK / SDATA input rise time (see Figure 1)
20
300
ns
tf(SDATA)
SCLK / SDATA input fall time (see Figure 1)
20
300
ns
tsu(STOP)
STOP setup time (see Figure 1)
0.6
µs
tBUS
Bus free time
1.3
µs
(1)
The CDCDLP223 2-wire serial interface in Send-Mode meets both I2C and SMBus set up time tsu and hold time th requirements.
4
Submit Documentation Feedback


Similar Part No. - CDCDLP223PWR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCDLP223PWR TI-CDCDLP223PWR Datasheet
205Kb / 9P
[Old version datasheet]   3.3 V Clock Synthesizer for DLP Systems
More results

Similar Description - CDCDLP223PWR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCDLP223 TI-CDCDLP223_07 Datasheet
205Kb / 9P
[Old version datasheet]   3.3 V Clock Synthesizer for DLP Systems
CDCDLP223 TI-CDCDLP223 Datasheet
147Kb / 7P
[Old version datasheet]   3.3 V Clock Synthesizer for DLP TM Systems
logo
Integrated Circuit Syst...
ICS149317 ICST-ICS149317 Datasheet
222Kb / 11P
   Clock Synthesizer for Portable Systems
logo
Renesas Technology Corp
ICS1493-17 RENESAS-ICS1493-17 Datasheet
413Kb / 13P
   CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS ICS1493-17
Mar 2020
logo
Texas Instruments
CDC7005 TI-CDC7005 Datasheet
397Kb / 29P
[Old version datasheet]   3.3-V HIGH PERFORMANCE CLOCK SYNTHESIZER AND JITTER CLEANER
CDCE913 TI-CDCE913_1 Datasheet
515Kb / 23P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs
CDCE913 TI-CDCE913 Datasheet
376Kb / 21P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs
CDCE913 TI1-CDCE913_12 Datasheet
681Kb / 26P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs
CDCEL913-Q1 TI1-CDCEL913-Q1 Datasheet
662Kb / 26P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs
CDCE913 TI-CDCE913_10 Datasheet
460Kb / 25P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs
More results


Html Pages

1 2 3 4 5 6 7 8 9 10


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com