Electronic Components Datasheet Search |
|
ISL78229 Datasheet(PDF) 5 Page - Intersil Corporation |
|
ISL78229 Datasheet(HTML) 5 Page - Intersil Corporation |
5 / 71 page ISL78229 5 FN8656.3 February 12, 2016 Submit Document Feedback PLLCOMP 18 This pin serves as the compensation node for the switching frequency clock’s PLL (Phase Lock Loop). A second order passive loop filter connected between this pin and ground compensates the PLL loop. Refer to “Oscillator and Synchronization” on page 29 for more details. EN 19 This pin is a threshold-sensitive enable input for the controller. When the EN pin is driven above 1.2V, the ISL78229 is enabled and the internal LDO is activated to power up PVCC followed by a start-up procedure. Driving the EN pin below 0.95V will disable the IC and clear all fault states. Refer to “Enable” on page 31 for more details. CLKOUT 20 This pin outputs a clock signal with same frequency to one phase’s switching frequency. The rising edge signal on the CLKOUT pin is delayed by 90° from the rising edge of LG1 of the same IC. With CLKOUT connected to the FSYNC pin of the second ISL78229, a 4-phase interleaving operation can be achieved. Refer to “Oscillator and Synchronization” on page 29 for more details. BOOT2 21 This pin provides bias voltage to the Phase 2 high-side MOSFET driver. A bootstrap circuit is used to create a voltage suitable to drive the external N-channel MOSFET. A 0.47µF ceramic capacitor in series with a 1.5Ω resistor are recommended between the BOOT2 and PH2 pins. In the typical configuration, PVCC is providing the bias to BOOT2 through a fast switching diode. In applications where a high-side driver is not needed (standard boost application for example), BOOT2 is recommended to be connected to ground. The ISL78229 IC can detect BOOT2 being grounded during start-up and both the Phase 1 and Phase 2 high-side drivers will be disabled. In addition, PH1 and PH2 should also be tied to ground. UG2 22 Phase 2 high-side gate driver output. This output can be disabled by tying either BOOT1 and PH1 to ground or BOOT2 and PH2 to ground. PH2 23 Connect this pin to the source of the Phase 2 high-side MOSFETs and the drain of the low-side MOSFETs. This pin represents the return path for the Phase 2 high-side gate drive. LG2 24 Phase 2 low-side gate driver output. It should be connected to the Phase 2 low-side MOSFETs’ gates. PGND 25 Provides the return path for the low-side MOSFET drivers. This pin carries a noisy driving current and the traces connecting from this pin to the low-side MOSFET source and PVCC decoupling capacitor ground pad should be as short as possible. All the sensitive analog signal traces should not share common traces with this driver return path. Connect this pin to the ground copper plane (wiring away from the IC instead of connecting through the IC bottom PAD) through several vias as close as possible to the IC. PVCC 26 Output of the internal linear regulator that provides bias for the low-side driver, high-side driver (PVCC connected to BOOTx through diodes) and VCC bias (PVCC and VCC are typically connected through a small resistor like 10Ω or smaller, which helps to filter out the noises from PVCC to VCC). The PVCC operating range is 4.75V to 5.5V. A minimum 10µF decoupling ceramic capacitor should be used between PVCC and PGND. Refer to “Internal 5.2V LDO” on page 39 for more details. LG1 27 Phase 1 low-side gate driver output. It should be connected to the Phase 1 low-side MOSFETs’ gates. PH1 28 Connect this pin to the source of the Phase 1 high-side MOSFETs and the drain of the low-side MOSFETs. This pin represents the return path for the Phase 1 high-side gate drive. UG1 29 Phase 1 high-side MOSFET gate drive output. This output can be disabled by tying either BOOT1 and PH1 to ground or BOOT2 and PH2 to ground. BOOT1 30 This pin provides bias voltage to the Phase 1 high-side MOSFET driver. A bootstrap circuit is used to create a voltage suitable to drive the external N-channel MOSFET. A 0.47µF ceramic capacitor in series with a 1.5Ω resistor are recommended between BOOT1 and PH1 pins. In typical configuration, PVCC is providing the bias to BOOT1 through a fast switching diode. In applications where a high-side driver is not needed (for example, standard boost application), the BOOT1 is recommended to be connected to ground. The ISL78229 IC can detect BOOT1 being grounded during start-up and both the Phase 1 and Phase 2 high-side drivers will be disabled. In addition, PH1 and PH2 should also be tied to ground. VIN 31 Connect supply rail to this pin. Typically, connect boost input voltage to this pin. This pin is connected to the input of the internal linear regulator, generating the power necessary to operate the chip. The DC voltage applied to the VIN should not exceed 55V during normal operation. VIN can withstand transients up to 60V, but in this case, the device's overvoltage protection will stop it from switching to protect itself. Refer to “Input Overvoltage Fault” on page 35 for more details. ISEN1N 32 The ISEN1N pin is the negative potential input to the Phase 1 current sense amplifier. This amplifier continuously senses the Phase 1 inductor current through a power current sense resistor in series with the inductor. The sensed current signal is used for current mode control, peak current limiting, average current limiting and diode emulation. ISEN1P 33 The ISEN1P pin is the positive potential input to the Phase 1 current sense amplifier. ISEN2N 34 The ISEN2N pin is the negative potential input to the Phase 2 current sense amplifier. This amplifier continuously senses the Phase 2 inductor current through a power current sense resistor in series with the inductor. The sensed current signal is used for current mode control, peak current limiting, average current limiting and diode emulation. ISEN2P 35 The ISEN2P pin is the positive phase input to the Phase 2 current sense amplifier. NC 36 Not Connected - This pin is not electrically connected internally. Functional Pin Description (Continued) PIN NAME PIN # DESCRIPTION |
Similar Part No. - ISL78229 |
|
Similar Description - ISL78229 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |