Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

MT48LC16M8A2FC-7ELIT Datasheet(PDF) 11 Page - Micron Technology

Part # MT48LC16M8A2FC-7ELIT
Description  SYNCHRONOUS DRAM
Download  59 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MICRON [Micron Technology]
Direct Link  http://www.micron.com
Logo MICRON - Micron Technology

MT48LC16M8A2FC-7ELIT Datasheet(HTML) 11 Page - Micron Technology

Back Button MT48LC16M8A2FC-7ELIT Datasheet HTML 7Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 8Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 9Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 10Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 11Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 12Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 13Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 14Page - Micron Technology MT48LC16M8A2FC-7ELIT Datasheet HTML 15Page - Micron Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 59 page
background image
11
128Mb: x4, x8, x16 SDRAM
Micron Technology, Inc., reserves the right to change products or specifications without notice.
128MSDRAM_E.p65 – Rev. E; Pub. 1/02
©2001, Micron Technology, Inc.
128Mb: x4, x8, x16
SDRAM
Operating Mode
The normal operating mode is selected by setting M7
and M8 to zero; the other combinations of values for M7
and M8 are reserved for future use and/or test modes.
The programmed burst length applies to both READ and
WRITE bursts.
Test modes and reserved states should not be used
because unknown operation or incompatibility with fu-
ture versions may result.
Write Burst Mode
When M9 = 0, the burst length programmed via
M0-M2 applies to both READ and WRITE bursts; when
M9 = 1, the programmed burst length applies to
READ bursts, but write accesses are single-location
(nonburst) accesses.
CAS Latency
The CAS latency is the delay, in clock cycles, between
the registration of a READ command and the availability
of the first piece of output data. The latency can be set to
two or three clocks.
If a READ command is registered at clock edge n, and
the latency is m clocks, the data will be available by clock
edge n + m. The DQs will start driving as a result of the
clock edge one cycle earlier (n + m - 1), and provided that
the relevant access times are met, the data will be valid by
clock edge n + m. For example, assuming that the clock
cycle time is such that all relevant access times are met,
if a READ command is registered at T0 and the latency is
programmed to two clocks, the DQs will start driving
after T1 and the data will be valid by T2, as shown in
Figure 2. Table 2 below indicates the operating frequen-
cies at which each CAS latency setting can be used.
Reserved states should not be used as unknown op-
eration or incompatibility with future versions
may result.
Figure 2
CAS Latency
CLK
DQ
T2
T1
T3
T0
CAS Latency = 3
LZ
DOUT
tOH
t
COMMAND
NOP
READ
tAC
NOP
T4
NOP
DON’T CARE
UNDEFINED
CLK
DQ
T2
T1
T3
T0
CAS Latency = 2
LZ
DOUT
tOH
t
COMMAND
NOP
READ
tAC
NOP
Table 2
CAS Latency
ALLOWABLE OPERATING
FREQUENCY (MHz)
CAS
CAS
SPEED
LATENCY = 2
LATENCY = 3
-7E
≤ 133
≤ 143
-75
≤ 100
≤ 133
-8E
≤ 100
≤ 125


Similar Part No. - MT48LC16M8A2FC-7ELIT

ManufacturerPart #DatasheetDescription
logo
Micron Technology
MT48LC16M8A2TG MICRON-MT48LC16M8A2TG Datasheet
3Mb / 51P
   SYNCHRONOUS DRAM
MT48LC16M8A2TG MICRON-MT48LC16M8A2TG Datasheet
4Mb / 55P
   SYNCHRONOUS DRAM
More results

Similar Description - MT48LC16M8A2FC-7ELIT

ManufacturerPart #DatasheetDescription
logo
Micron Technology
MT48LC64M4A2 MICRON-MT48LC64M4A2 Datasheet
1Mb / 62P
   SYNCHRONOUS DRAM
MT48LC32M4A1 MICRON-MT48LC32M4A1 Datasheet
3Mb / 51P
   SYNCHRONOUS DRAM
logo
Eorex Corporation
EM482M3244VTB EOREX-EM482M3244VTB_15 Datasheet
1Mb / 17P
   Synchronous DRAM
EM488M1644VTG EOREX-EM488M1644VTG_15 Datasheet
1Mb / 18P
   Synchronous DRAM
EM48AM1684VBE EOREX-EM48AM1684VBE_15 Datasheet
1Mb / 17P
   Synchronous DRAM
EM484M1644VTC EOREX-EM484M1644VTC_15 Datasheet
199Kb / 17P
   Synchronous DRAM
EM484M1644VTD EOREX-EM484M1644VTD_15 Datasheet
1Mb / 18P
   Synchronous DRAM
EM488M3244VBD EOREX-EM488M3244VBD_15 Datasheet
1Mb / 18P
   Synchronous DRAM
logo
Alliance Semiconductor ...
AS4C4M16SA ALSC-AS4C4M16SA Datasheet
1Mb / 54P
   Synchronous DRAM
logo
Micron Technology
MT48LC16M4A2 MICRON-MT48LC16M4A2 Datasheet
1Mb / 55P
   SYNCHRONOUS DRAM
MT48LC1M16A1 MICRON-MT48LC1M16A1 Datasheet
1Mb / 51P
   SYNCHRONOUS DRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com