Electronic Components Datasheet Search |
|
ISPLSI2064VL-165LJ44 Datasheet(PDF) 2 Page - Lattice Semiconductor |
|
ISPLSI2064VL-165LJ44 Datasheet(HTML) 2 Page - Lattice Semiconductor |
2 / 14 page 2 Specifications ispLSI 2064VL Functional Block Diagram Figure 1. ispLSI 2064VL Functional Block Diagram (64-I/O and 32-I/O Versions) The 64-I/O 2064VL contains 64 I/O cells, while the 32- I/O version contains 32 I/O cells. Each I/O cell is directly connected to an I/O pin and can be individually pro- grammed to be a combinatorial input, output or bi-directional I/O pin with 3-state control and the output drivers can source 4 mA or sink 8 mA. Each output can be programmed independently for fast or slow output slew rate to minimize overall output switching noise. Device pins can be safely driven to 3.3V signal levels to support mixed-voltage systems. Eight GLBs, 32 or 16 I/O cells, two dedicated inputs and two or one ORPs are connected together to make a Megablock (see Figure 1). The outputs of the eight GLBs are connected to a set of 32 or 16 universal I/O cells by two or one ORPs. Each ispLSI 2064VL device contains two Megablocks. The GRP has as its inputs, the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew. Clocks in the ispLSI 2064VL device are selected using the dedicated clock pins. Three dedicated clock pins (Y0, Y1, Y2) or an asynchronous clock can be selected on a TDO/IN 2 Global Routing Pool (GRP) A0 A1 A3 B3 B2 B1 B0 A2 I/O 0 I/O 1 I/O 2 I/O 3 I/O 6 I/O 7 I/O 8 I/O 9 I/O 10 I/O 11 I/O 12 I/O 13 I/O 14 I/O 15 I/O 47 I/O 46 I/O 45 I/O 44 I/O 43 I/O 42 I/O 41 I/O 40 I/O 39 I/O 38 I/O 37 I/O 36 I/O 35 I/O 34 I/O 33 I/O 32 TDI/IN 0 TMS/IN 1 I/O 4 I/O 5 BSCAN RESET 0139B/2064VL Input Bus Output Routing Pool (ORP) Output Routing Pool (ORP) Megablock Input Bus A4 A5 A6 A7 B7 B6 B5 B4 TCK/IN 3 Generic Logic Blocks (GLBs) GLB basis. The asynchronous or Product Term clock can be generated in any GLB for its own clock. Programmable Open-Drain Outputs In addition to the standard output configuration, the outputs of the ispLSI 2064VL are individually program- mable, either as a standard totem-pole output or an open-drain output. The totem-pole output drives the specified Voh and Vol levels, whereas the open-drain output drives only the specified Vol. The Voh level on the open-drain output depends on the external loading and pull-up. This output configuration is controlled by a pro- grammable fuse. The default configuration is totem-pole configuration. The open-drain/totem-pole option is se- lectable through the ispDesignEXPERT software tools. TMS/IN 2 Global Routing Pool (GRP) A0 A1 A3 B3 B2 B1 B0 A2 I/O 0 I/O 1 I/O 2 I/O 3 I/O 6 I/O 7 I/O 23 I/O 22 I/O 21 I/O 20 I/O 19 I/O 18 I/O 17 I/O 16 TDI/IN 0 TDO/IN 1 I/O 4 I/O 5 BSCAN 0139B/2064VL.32IO Input Bus Output Routing Pool (ORP) Output Routing Pool (ORP) Megablock Input Bus A4 A5 A6 A7 B7 B6 B5 B4 GOE0/IN 3 Generic Logic Blocks (GLBs) |
Similar Part No. - ISPLSI2064VL-165LJ44 |
|
Similar Description - ISPLSI2064VL-165LJ44 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |