Electronic Components Datasheet Search |
|
E28F004S3-150 Datasheet(PDF) 6 Page - Intel Corporation |
|
E28F004S3-150 Datasheet(HTML) 6 Page - Intel Corporation |
6 / 41 page BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY E 6 PRELIMINARY To protect programmed data, each block can be locked. This block locking mechanism uses a combination of bits, block lock-bits and a master lock-bit, to lock and unlock individual blocks. The block lock-bits gate block erase and program operations, while the master lock-bit gates block lock-bit configuration operations. Lock-bit config- uration operations (Set Block Lock-Bit, Set Master Lock-Bit, and Clear Block Lock-Bits commands) set and clear lock-bits. The status register and RY/BY# output indicate whether or not the device is busy executing or ready for a new command. Polling the status register, system software retrieves WSM feedback. The RY/BY# output gives an additional indicator of WSM activity by providing a hardware status signal. Like the status register, RY/BY#-low indicates that the WSM is performing a block erase, program, or lock-bit configuration operation. RY/BY#-high indicates that the WSM is ready for a new command, block erase is suspended, program is suspended, or the device is in deep power-down mode. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical ICCR current is 3 mA. When CE# and RP# pins are at VCC, the component enters a CMOS standby mode. Driving RP# to GND enables a deep power-down mode which significantly reduces power consumption, provides write protection, resets the device, and clears the status register. A reset time (tPHQV) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time (tPHEL) from RP#-high until writes to the CUI are recognized. 1.3 Pinout and Pin Description The family of devices is available in 40-lead TSOP (Thin Small Outline Package, 1.2 mm thick), 44- lead PSOP (Plastic Small Outline Package) and 40- bump µBGA* CSP (28F008S3 and 28F016S3 only). Pinouts are shown in Figures 2, 3 and 4. 4-Mbit: A - A , 8-Mbit: A - A , 16-Mbit: A - A 0 18 0 19 020 Input Buffer Output Buffer Identifier Register Status Register Command Register I/O Logic Data Comparator Input Buffer Address Latch Address Counter Y Decoder X Decoder Y Gating 4-Mbit: Eight 8-Mbit: Sixteen 16-Mbit: Thirty-Two 64-Kbyte Blocks Write State Machine Program/Erase Voltage Switch CE# WE# OE# RP# RY/BY# V V GND DQ - DQ PP CC VCC 07 Figure 1. Block Diagram |
Similar Part No. - E28F004S3-150 |
|
Similar Description - E28F004S3-150 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |