Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IDT72815LB35BG Datasheet(PDF) 11 Page - Integrated Device Technology

Part # IDT72815LB35BG
Description  CMOS DUAL SyncFIFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1,024 x 18, DUAL 2,048 x 18, and DUAL 4,096 x 18
Download  26 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  IDT [Integrated Device Technology]
Direct Link  http://www.idt.com
Logo IDT - Integrated Device Technology

IDT72815LB35BG Datasheet(HTML) 11 Page - Integrated Device Technology

Back Button IDT72815LB35BG Datasheet HTML 7Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 8Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 9Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 10Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 11Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 12Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 13Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 14Page - Integrated Device Technology IDT72815LB35BG Datasheet HTML 15Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 26 page
background image
11
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72805LB/72815LB/72825LB/72835LB/72845LB CMOS Dual SyncFIFOTM
256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18
When the
LD pin is LOW and WEN is HIGH, the WCLK input is disabled;
then a signal at this input can neither increment the write offset register
pointer, nor execute a write.
The contents of the offset registers can be read on the output lines when
the
LD pin is set LOW and REN is set LOW; then, data can be read on the
LOW-to-HIGH transition of the Read clock (RCLK). The act of reading the
control registers employs a dedicated read offset register pointer. (The read
and write pointers operate independently). Offset register content can be
read out in the IDT Standard mode only. It is inhibited in the FWFT mode.
A read and a write should not be performed simultaneously to the offset
registers.
FIRST LOAD (
FLA/FLB)
For the single device mode, see Table I for additional information. In the
Daisy Chain Depth Expansion configuration,
FLA/FLB is grounded to
indicate it is the first device loaded and is set to HIGH for all other devices
in the Daisy Chain. (See Operating Configurations for further details.)
WRITE EXPANSION INPUT (
WXIA/WXIB)
This is a dual purpose pin. For single device mode, see Table I for
additional information.
WXIA/WXIB is connected to Write Expansion Out
(
WXOA/WXOB) of the previous device in the Daisy Chain Depth Expansion
mode.
READ EXPANSION INPUT (
RXIA/RXIB)
This is a dual purpose pin. For single device mode, see Table I for
additional information.
RXIA/RXIB is connected to Read Expansion Out
(
RXOA/RXOB) of the previous device in the Daisy Chain Depth Expansion
mode.
OUTPUTS:
FULL FLAG/INPUT READY (
FFA/IRA, FFB/IRB)
This is a dual purpose pin. In IDT Standard mode, the Full Flag (
FFA/
FFB) function is selected. When the FIFO is full, FF will go LOW, inhibiting
further write operations. When
FF is HIGH, the FIFO is not full. If no reads
are performed after a reset,
FF will go LOW after D writes to the FIFO. D =
256 writes for the IDT72805LB, 512 for the IDT72815LB, 1,024 for the
IDT72825LB, 2,048 for the IDT72835LB and 4,096 for the IDT72845LB.
In FWFT mode, the Input Ready (
IRA/IRB) function is selected. IR goes
LOW when memory space is available for writing in data. When there is no
longer any free space left,
IR goes HIGH, inhibiting further write operations.
IR will go HIGH after D writes to the FIFO. D = 257 writes for the
IDT72805, 513 for the IDT72815, 1,025 for the IDT72825, 2,049 for the
IDT72835 and 4,097 for the IDT72845. Note that the additional word in
FWFT mode is due to the capacity of the memory plus output register.
FF/IR is synchronous and updated on the rising edge of WCLK.
EMPTY FLAG/OUTPUT READY (
EFA/ORA, EFB/ORB)
This is a dual purpose pin. In the IDT Standard mode, the Empty Flag
(
EFA/EFB) function is selected. When the FIFO is empty, EF will go LOW,
inhibiting further read operations. When
EF is HIGH, the FIFO is not empty.
In FWFT mode, the Output Ready (
ORA/ORB) function is selected. OR
goes LOW at the same time that the first word written to an empty FIFO
appears valid on the outputs.
OR stays LOW after the RCLK LOW to HIGH
transition that shifts the last word from the FIFO memory to the outputs.
OR
goes HIGH only with a true read (RCLK with
REN = LOW). The previous
data stays at the outputs, indicating the last word was read. Further data
reads are inhibited until
OR goes LOW again.
EF/OR is synchronous and updated on the rising edge of RCLK.
PROGRAMMABLE ALMOST-FULL FLAG (
PAFA/PAFB)
The Programmable Almost-Full flag (
PAFA/PAFB) will go LOW when
FIFO reaches the almost-full condition. In IDT Standard mode, if no reads
are performed after Reset (
RS), the PAF will go LOW after (256-m) writes for
the IDT72805LB, (512-m) writes for the IDT72815LB, (1,024-m) writes for
the IDT72825LB, (2,048–m) writes for the IDT72835LB and (4,096–m) writes
for the IDT72845LB. The offset “m” is defined in the Full Offset register.
In FWFT mode, if no reads are performed,
PAF will go LOW after (257-
m) writes for the IDT72805LB, (513-m) writes for the IDT72815LB, (1,025-
m) writes for the IDT72825LB, (2,049-m) writes for the IDT72835LB and
(4,097-m) writes for the IDT72845LB. The default values for m are noted in
Table 1 and 2.
If asynchronous
PAF configuration is selected, the PAF is asserted
LOW on the LOW-to-HIGH transition of the Write Clock (WCLK).
PAF is
reset to HIGH on the LOW-to-HIGH transition of the Read Clock (RCLK). If
synchronous
PAF configuration is selected (see Table I), the PAF is
updated on the rising edge of WCLK.
PROGRAMMABLE ALMOST-EMPTY FLAG (
PAEA/PAEB)
The
PAE flag will go LOW when the FIFO reads the almost-empty
condition. In IDT Standard mode,
PAE will go LOW when there are n words
or less in the FIFO. In FWFT mode, the
PAE will go LOW when there are
n+1 words or less in the FIFO. The offset “n” is defined as the Empty offset.
The default values for n are noted in Table 1 and 2.
If asynchronous
PAE configuration is selected, the PAE is asserted
LOW on the LOW-to-HIGH transition of the Read Clock (RCLK).
PAE is
reset to HIGH on the LOW-to-HIGH transition of the Write Clock (WCLK).
If synchronous
PAE configuration is selected (see Table I), the PAE is
updated on the rising edge of RCLK.
WRITE EXPANSION OUT/HALF-FULL FLAG
(
WXOA/HFA, WXOB/HFB)
This is a dual-purpose output. In the Single Device and Width Expansion
mode, when Write Expansion In (
WXIA/WXIB) and/or Read Expansion In
(
RXIA/RXIB) are grounded, this output acts as an indication of a half-full
memory.
After half of the memory is filled, and at the LOW-to-HIGH transition of
the next write cycle, the Half-Full flag goes LOW and will remain set until the
difference between the write pointer and read pointer is less than or equal
to one half of the total memory of the device. The Half-Full flag (
HFA/HFB)
is then reset to HIGH by the LOW-to-HIGH transition of the Read Clock
(RCLK). The
HF is asynchronous.
In the Daisy Chain Depth Expansion mode,
WXI is connected to WXO
of the previous device. This output acts as a signal to the next device in the
Daisy Chain by providing a pulse when the previous device writes to the last
location of memory.
READ EXPANSION OUT (
RXOA/RXOB)
In the Daisy Chain Depth Expansion configuration, Read Expansion In
(
RXIA/RXIB) is connected to Read Expansion Out (RXOA/RXOB) of the
previous device. This output acts as a signal to the next device in the Daisy
Chain by providing a pulse when the previous device reads from the last
location of memory.
DATA OUTPUTS (Q0-Q17, QB0-QB17)
Q0-Q17 are data outputs for 18-bit wide data.


Similar Part No. - IDT72815LB35BG

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT72815LB IDT-IDT72815LB Datasheet
265Kb / 26P
   CMOS DUAL SyncFIFO
logo
Renesas Technology Corp
IDT72815LB RENESAS-IDT72815LB Datasheet
416Kb / 27P
   CMOS DUAL SyncFIFO™
MARCH 2018
More results

Similar Description - IDT72815LB35BG

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
IDT72V805 RENESAS-IDT72V805 Datasheet
399Kb / 27P
   3.3 VOLT CMOS DUAL SyncFIFO™ DUAL 256 x 18, DUAL 512 x 18, DUAL 1,024 x 18, DUAL 2,048 x 18 and DUAL 4,096 x 18
MARCH 2018
logo
Integrated Device Techn...
IDT72V805 IDT-IDT72V805 Datasheet
490Kb / 26P
   3.3 VOLT CMOS DUAL SyncFIFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1,024 x 18, DUAL 2,048 x 18
IDT72V205 IDT-IDT72V205 Datasheet
214Kb / 25P
   3.3 VOLT CMOS SyncFIFO 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18
logo
Renesas Technology Corp
IDT72V801 RENESAS-IDT72V801 Datasheet
327Kb / 17P
   3.3 VOLT DUAL CMOS SyncFIFO™ DUAL 256 X 9, DUAL 512 X 9, DUAL 1,024 X 9, DUAL 2,048 X 9, DUAL 4,096 X 9 , DUAL 8,192 X 9
MARCH 2018
logo
Integrated Device Techn...
IDT7280 IDT-IDT7280 Datasheet
154Kb / 12P
   CMOS DUAL ASYNCHRONOUS FIFO DUAL 256 x 9, DUAL 512 x 9,DUAL 1,024 x 9, DUAL 2,048 x 9,DUAL 4,096 x 9, DUAL 8,192 x 9
IDT72205LB IDT-IDT72205LB Datasheet
181Kb / 16P
   CMOS SyncFIFOO 256 x 18, 512 x 18, 1024 x 18, 2048 x 18 and 4096 x 18
IDT72V81 IDT-IDT72V81 Datasheet
98Kb / 11P
   3.3 Volt CMOS DUAL ASYNCHRONOUS FIFO DUAL 512 x 9, DUAL 1,024 x 9 DUAL 2,048 x 9, DUAL 4,096 X 9
IDT72V81 IDT-IDT72V81_09 Datasheet
125Kb / 12P
   3.3 Volt CMOS DUAL ASYNCHRONOUS FIFO DUAL 512 x 9, DUAL 1,024 x 9 DUAL 2,048 x 9, DUAL 4,096 X 9 DUAL 8,192 X 9
IDT72605 IDT-IDT72605 Datasheet
209Kb / 20P
   CMOS SyncBiFIFOO 256 x 18 x 2 and 512 x 18 x 2
logo
Sharp Corporation
LH540215 SHARP-LH540215 Datasheet
423Kb / 48P
   512 x 18 / 1024 x 18 Synchronous FIFO
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com