Electronic Components Datasheet Search |
|
SN65LVDS100DR Datasheet(PDF) 4 Page - Texas Instruments |
|
|
SN65LVDS100DR Datasheet(HTML) 4 Page - Texas Instruments |
4 / 25 page www.ti.com SWITCHING CHARACTERISTICS SN65LVDS100, SN65LVDT100 SN65LVDS101, SN65LVDT101 SLLS516C – AUGUST 2002 – REVISED JUNE 2004 ELECTRICAL CHARACTERISTICS (continued) over recommended operating conditions (unless otherwise specified) PARAMETER TEST CONDITIONS MIN TYP (1) MAX UNIT SN65LVDS100 and SN65LVDT100 OUTPUT CHARACTERISTICS (see Figure 1) |VOD| Differential output voltage magnitude 247 340 454 See Figure 2 mV Change in differential output voltage magni- ∆|V OD| –50 50 tude between logic states VOC(SS) Steady-state common-mode output voltage 1.125 1.375 V Change in steady-state common-mode output ∆V OC(SS) See Figure 3 –50 50 mV voltage between logic states VOC(PP) Peak-to-peak common-mode output voltage 50 150 mV IOS Short-circuit output current VO(Y) or VO(Z) = 0 V –24 24 mA IOS(D) Differential short-circuit output current VOD = 0 V –12 12 mA SN65LVDS101 and SN65LVDT101 OUTPUT CHARACTERISTICS (see Figure 1) 50 Ω to V CC– 2 V, See Figure 4 VCC–1.25 VCC–1.02 VCC–0.9 V VOH High-level output voltage VCC = 3.3 V, 50-Ω load to 2.3 V 2055 2280 2405 mV 50 Ω to V CC - 2 V, See Figure 4 VCC–1.83 VCC–1.61 VCC–1.53 V VOL Low-level output voltage VCC = 3.3 V, 50-Ω load to 2.3 V 1475 1690 1775 mV |VOD| Differential output voltage magnitude 50- Ω load to V CC– 2 V, SeeFigure 4 475 575 750 mV over recommended operating conditions (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP(1) MAX UNIT 'LVDx100 300 470 800 Propagation delay time, tPLH ps low-to-high-level output 'LVDx101 400 630 900 'LVDx100 300 470 800 Propagation delay time, tPHL ps high-to-low-level output 'LVDx100 See Figure 5 400 630 900 tr Differential output signal rise time (20%–80%) 220 ps tf Differential output signal fall time (20%–80%) 220 ps tsk(p) Pulse skew (|tPHL– tPLH|) (2) 5 50 ps tsk(pp) Part-to-part skew (3) VID = 0.2 V, See Figure 5 100 ps tjit(per) RMS period jitter (4) 1 3.7 ps 1 GHz 50% duty cycle square wave input, VID = 200 mV, VIC = 1.2 V, See Figure 6 tjit(cc) Peak cycle-to-cycle jitter (5) 6 23 ps 2 GHz PRBS, 223–1 run length, VID = 200 mV, tjit(pp) Peak-to-peak jitter 28 65 ps VIC = 1.2 V, See Figure 6 2 GHz PRBS, 27–1 run length, VID = 200 mV, tjit(det) Peak-to-peak deterministic jitter (6) 17 48 ps VIC = 1.2 V, See Figure 6 (1) All typical values are at 25 °C and with a 3.3 V supply. (2) tsk(p) is the magnitude of the time difference between the tPLH and tPHL of any output of a single device. (3) tsk(pp) is the magnitude of the time difference in propagation delay time between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. (4) Period jitter is the deviation in cycle time of a signal with respect to the ideal period over a random sample of 1000,000 cycles. (5) Cycle-to-cycle jitter is the variation in cycle time of a signal between adjacent cycles, over a random sample of 1,000 adjacent cycle pairs. (6) Deterministic jitter is the sum of pattern-dependent jitter and pulse-width distortion. 4 |
Similar Part No. - SN65LVDS100DR |
|
Similar Description - SN65LVDS100DR |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |