Electronic Components Datasheet Search |
|
AD5292BRUZ-20-RL7 Datasheet(PDF) 8 Page - Analog Devices |
|
AD5292BRUZ-20-RL7 Datasheet(HTML) 8 Page - Analog Devices |
8 / 32 page AD5291/AD5292 Rev. D | Page 8 of 32 Table 6. RAB = 50 kΩ RAB = 100 kΩ |VDD − VSS| = 26 V to 33 V |VDD − VSS| = 21 V to 26 V |VDD − VSS| = 26 V to 33 V |VDD − VSS| = 21 V to 26 V Resistor Tolerance per Code RWB RWA RWB RWA RWB RWA RWB RWA 1% R-Tolerance From 0x08C to 0x3FF From 0x000 to 0x35F From 0x0B4 to 0x3FF From 0x000 to 0x31E From 0x04B to 0x3FF From 0x000 to 0x3B4 From 0x064 to 0x3FF From 0x000 to 0x39B 2% R-Tolerance From 0X03C to 0x3FF From 0x000 to 0x3C3 From 0x050 to 0x3FF From 0x000 to 0x3AF From 0x028 to 0x3FF From 0x000 to 0x3D7 From 0x028 to 0x3FF From 0x000 to 0x3D7 3% R-Tolerance From 0X028 to 0x3FF From 0x000 to 0x3D7 From 0x032 to 0x3FF From 0x000 to 0x3CD From 0x019 to 0x3FF From 0x000 to 0x3E6 From 0x019 to 0x3FF From 0x000 to 0x3E6 INTERFACE TIMING SPECIFICATIONS VDD/VSS = ±15 V, VLOGIC = 2.7 V to 5.5 V, −40°C < TA < +105°C. All specifications TMIN to TMAX, unless otherwise noted. Table 7. Parameter Limit1 Unit Description t12 20 ns min SCLK cycle time t2 10 ns min SCLK high time t3 10 ns min SCLK low time t4 10 ns min SYNC to SCLK falling edge setup time t5 5 ns min Data setup time t6 5 ns min Data hold time t7 1 ns min SCLK falling edge to SYNC rising edge t8 4003 ns min Minimum SYNC high time t9 14 ns min SYNC rising edge to next SCLK fall ignore t104 1 ns min RDY rising edge to SYNC falling edge t114 40 ns max SYNC rising edge to RDY fall time t124 2.4 μs max RDY low time, RDAC register write command execute time (R-Perf mode) t124 410 ns max RDY low time, RDAC register write command execute time (normal mode) t124 8 ms max RDY low time, memory program execute time t124 1.5 ms min Software/hardware reset t134 450 ns max RDY low time, RDAC register readback execute time t134 1.3 ms max RDY low time, memory readback execute time t144 450 ns max SCLK rising edge to SDO valid tRESET 20 ns min Minimum RESET pulse width (asynchronous) tPOWER-UP5 2 ms max Power-on OTP restore time 1 All input signals are specified with tR = tF = 1 ns/V (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2. 2 Maximum SCLK frequency is 50 MHz. 3 Refer to t12 and t13 for RDAC register and memory commands operations. 4 RPULL_UP = 2.2 kΩ to VLOGIC, with a capacitance load of 168 pF. 5 Maximum time after VLOGIC is equal to 2.5 V. DATA BITS DB9 (MSB) DB0 (LSB) D7 D6 D5 D4 D3 D2 D1 D0 CONTROL BITS C0 C1 C2 D9 D8 C3 0 0 Figure 2. Shift Register Content |
Similar Part No. - AD5292BRUZ-20-RL7 |
|
Similar Description - AD5292BRUZ-20-RL7 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |