Electronic Components Datasheet Search
Selected language     English  ▼
Part Name
         Description


AD1852JRS Datasheet(PDF) 3 Page - Analog Devices

Part No. AD1852JRS
Description  Stereo, 24-Bit, 192 kHz Multibit DAC
Download  16 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Maker  AD [Analog Devices]
Homepage  http://www.analog.com
Logo 

 
 3 page
background image
–3–
REV. 0
AD1852
TEMPERATURE RANGE
Min
Typ
Max
Unit
Specifications Guaranteed
25
°C
Functionality Guaranteed
0
70
°C
Storage
–55
+150
°C
Specifications subject to change without notice.
POWER
Min
Typ
Max
Unit
Supplies
Voltage, Analog and Digital
4.50
5
5.50
V
Analog Current
33
40
mA
Analog Current—
RESET
32
46
mA
Digital Current
20
30
mA
Digital Current—
RESET
27
37
Dissipation
Operation—Both Supplies
265
mW
Operation—Analog Supply
165
mW
Operation—Digital Supply
100
mW
Power Supply Rejection Ratio
1 kHz 300 mV p-p Signal at Analog Supply Pins
–60
dB
20 kHz 300 mV p-p Signal at Analog Supply Pins
–50
dB
Specifications subject to change without notice.
DIGITAL FILTER CHARACTERISTICS
Sample Rate (kHz)
Passband (kHz)
Stopband (kHz)
Stopband Attenuation (dB)
Passband Ripple (dB)
44.1
DC–20
24.1–328.7
110
±0.0002
48
DC–21.8
26.23–358.28
110
±0.0002
96
DC–39.95
56.9–327.65
115
±0.0005
192
DC–87.2
117–327.65
95
+0/–0.04 (DC–21.8 kHz)
+0/–0.5 (DC–65.4 kHz)
+0/–1.5 (DC–87.2 kHz)
Specifications subject to change without notice.
GROUP DELAY
Chip Mode
Group Delay Calculation
FS
Group Delay
Unit
INT8x Mode
5553/(128
× F
S)
48 kHz
903.8
µs
INT4x Mode
5601/(64
× F
S)
96 kHz
911.6
µs
INT2x Mode
5659/(32
× F
S)
192 kHz
921
µs
Specifications subject to change without notice.
DIGITAL TIMING (Guaranteed Over 0 C to 70 C, AVDD = DVDD = +5.0 V
10%)
Min
Unit
tDMP
MCLK Period (FMCLK = 256
× FL/RCLK)*
54
ns
tDML
MCLK LO Pulsewidth (All Modes)
0.4
× t
DMP
ns
tDMH
MCLK HI Pulsewidth (All Modes)
0.4
× t
DMP
ns
tDBH
BCLK HI Pulsewidth
20
ns
tDBL
BCLK LO Pulsewidth
20
ns
tDBP
BCLK Period
60
ns
tDLS
L/
RCLK Setup
20
ns
tDLH
L/
RCLK Hold (DSP Serial Port Mode Only)
5
ns
tDDS
SDATA Setup
5
ns
tDDH
SDATA Hold
10
ns
tRSTL
RST LO Pulsewidth
15
ns
*Higher MCLK frequencies are allowable when using the on-chip Master Clock Autodivide Feature.
Specifications subject to change without notice.




Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16 


Datasheet Download



Related Electronics Part Number

Part NumberComponents DescriptionHtml ViewManufacturer
AD1853Stereo 24-Bit 192 kHz Multibit DAC 1 2 3 4 5 MoreAnalog Devices
CS4391A24-BIT 192 kHz STEREO DAC WITH VOLUME CONTROL 1 2 3 4 5 MoreCirrus Logic
CS4340A24-Bit 192 kHz Stereo DAC for Audio  1 2 3 4 5 MoreCirrus Logic
CS4341A24-Bit 192 kHz Stereo DAC with Volume Control  1 2 3 4 5 MoreCirrus Logic
CS439124-Bit 192 kHz Stereo DAC with Volume Control  1 2 3 4 5 MoreCirrus Logic
CS439224-Bit 192 kHz Stereo DAC with Volume Control  1 2 3 4 5 MoreCirrus Logic
AD1833A24-Bit 192 kHz DAC 1 2 3 4 5 MoreAnalog Devices
CS427224-Bit 192 kHz Stereo Audio CODEC 1 2 3 4 5 MoreCirrus Logic
AD19394 ADC/8 DAC with PLL 192 kHz 24-Bit CODEC 1 2 3 4 5 MoreAnalog Devices
AD1833Multichannel 24-Bit 192 kHz DAC 1 2 3 4 5 MoreAnalog Devices

Link URL

Does ALLDATASHEET help your business so far?  [ DONATE ]  

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Bookmark   |   Link Exchange   |   Manufacturer List
All Rights Reserved© Alldatasheet.com 2003 - 2017    


Mirror Sites
English : Alldatasheet.com  , Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp  |   Russian : Alldatasheetru.com
Korean : Alldatasheet.co.kr   |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com  |   Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl