Electronic Components Datasheet Search |
|
PPXR4040VVU264R Datasheet(PDF) 9 Page - Freescale Semiconductor, Inc |
|
PPXR4040VVU264R Datasheet(HTML) 9 Page - Freescale Semiconductor, Inc |
9 / 23 page Features PXR40 Product Brief, Rev. 1 Preliminary—Subject to Change Without Notice Freescale Semiconductor 9 — Channel context switch time is six system cycles. Each channel has its own context of static data memory and timer hardware resources consisting of programmable flags, timer control and status hardware — SPRAM shared between host CPU and eTPU, supporting communication either between channels and host or inter-channel — Dual-parameter coherency hardware support allows atomic access to two parameters by host — Enhancements to DMA and interrupt structure to allow any channel to assert any interrupt source or DMA trigger1 • Test and development support features: — IEEE-ISTO 5001-2003 standard class 3 compliant for the eTPU (Nexus) — Data trace via data write messaging and data read messaging — Ownership trace via ownership trace messaging (OTM) — Program trace via branch trace messaging — Watchpoint messaging via the auxiliary port — SCM continuous signature-check built-in self test (MISC — multiple input signature calculator), runs concurrently with eTPU normal operation 2.5.7 Software watchdog timer (SWT) The software watchdog timer (SWT) is a second watchdog module to complement the standard Power Architecture watchdog integrated in the CPU core. When enabled, the SWT requires periodic execution of a watchdog servicing sequence. Writing the sequence resets the timer to a specified time-out period. If this servicing action does not occur before the timer expires the SWT generates an interrupt or hardware reset. The SWT can be configured to generate a reset or interrupt on an initial time-out, a reset is always generated on a second consecutive time-out. The following features are implemented: • 32-bit time-out register to set the time-out period • Programmable selection of system or oscillator clock for timer operation • Programmable selection of window mode or regular servicing • Programmable selection of reset or interrupt on an initial time-out • Master access protection • Hard and soft configuration lock bits • Reset configuration inputs allow timer to be enabled out of reset 2.5.8 Periodic interrupt timer (PIT) The periodic interrupt timer (PIT) is an array of timers that can be used to generate interrupts and trigger DMA channels. It also provides a dedicated real-time interrupt timer (RTI), which runs on a separate clock and can be used for system wake-up. |
Similar Part No. - PPXR4040VVU264R |
|
Similar Description - PPXR4040VVU264R |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |