Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY29972AI Datasheet(PDF) 3 Page - Cypress Semiconductor

Part # CY29972AI
Description  3.3 V, 125-MHz Multi-Output Zero Delay Buffer Output frequency up to 125 MHz
Download  13 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY29972AI Datasheet(HTML) 3 Page - Cypress Semiconductor

  CY29972AI Datasheet HTML 1Page - Cypress Semiconductor CY29972AI Datasheet HTML 2Page - Cypress Semiconductor CY29972AI Datasheet HTML 3Page - Cypress Semiconductor CY29972AI Datasheet HTML 4Page - Cypress Semiconductor CY29972AI Datasheet HTML 5Page - Cypress Semiconductor CY29972AI Datasheet HTML 6Page - Cypress Semiconductor CY29972AI Datasheet HTML 7Page - Cypress Semiconductor CY29972AI Datasheet HTML 8Page - Cypress Semiconductor CY29972AI Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 13 page
background image
CY29972
Document #: 38-07290 Rev. *D
Page 3 of 13
Pin Configuration
VSS
MR#/OE
SCLK
SDATA
FB_SEL2
PLL_EN
REF_SEL
TCLK_SEL
TCLK0
TCLK1
XIN
XOUT
VDD
VSS
QB0
VDDC
QB1
VSS
QB2
VDDC
QB3
FB_IN
VSS
FB_OUT
VDDC
FB_SEL0
1
2
3
4
5
6
7
8
9
10
11
12
13
39
38
37
36
35
34
33
32
31
30
29
28
27
14 15 16 17 18 19 20 21 22 23 24 25 26
52 51 50 49 48 47 46 45 44 43 42 41 40
CY29972
Pin Description[2]
Pin
Name
PWR
I/O
Type
Description
11
XIN
–I
Oscillator input. Connect to a crystal.
12
XOUT
–O
Oscillator output. Connect to a crystal.
9TCLK0
–I
PU
External reference/test clock input.
10
TCLK1
–I
PU
External reference/test clock input.
44, 46, 48, 50
QA(3:0)
VDDC
O–
Clock outputs. See Table 2 for frequency selections.
32, 34, 36, 38
QB(3:0)
VDDC
O–
Clock outputs. See Table 2 on page 5 for frequency selections.
16, 18, 21, 23
QC(3:0)
VDDC
O–
Clock outputs. See Table 2 on page 5 for frequency selections.
29
FB_OUT
VDDC
O–
Feedback clock output. Connect to FB_IN for normal operation. The
divider ratio for this output is set by FB_SEL(0:2). See Table 1 on page
1. A bypass delay capacitor at this output will control Input Reference/
Output Banks phase relationships.
25
SYNC
VDDC
O–
Synchronous pulse output. This output is used for system
synchronization. The rising edge of the output pulse is in sync with both
the rising edges of QA (0:3) and QC(0:3) output clocks regardless of
the divider ratios selected.
42, 43
SELA(1,0)
I
PU
Frequency select inputs. These inputs select the divider ratio at
QA(0:3) outputs. See Table 2.
40, 41
SELB(1,0)
I
PU
Frequency select inputs. These inputs select the divider ratio at
QB(0:3) outputs. See Table 2.
19, 20
SELC(1,0)
I
PU
Frequency select inputs. These inputs select the divider ratio at
QC(0:3) outputs. See Table 2.
Note
2. A bypass capacitor (0.1 mF) should be placed as close as possible to each positive power (< 0.2”). If these bypass capacitors are not close to the pins, their
high-frequency filtering characteristics will be cancelled by the lead inductance of the traces
[+] Feedback


Similar Part No. - CY29972AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY29972AI CYPRESS-CY29972AI Datasheet
70Kb / 8P
   3.3V, 125-MHz Multi-Output Zero Delay Buffer
CY29972AI CYPRESS-CY29972AI Datasheet
85Kb / 8P
   3.3V, 125-MHz Multi-Output Zero Delay Buffer
CY29972AIT CYPRESS-CY29972AIT Datasheet
85Kb / 8P
   3.3V, 125-MHz Multi-Output Zero Delay Buffer
More results

Similar Description - CY29972AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY29973 CYPRESS-CY29973_11 Datasheet
438Kb / 10P
   3.3 V 125 MHz Multi-Output Zero Delay Buffer
CY29973 CYPRESS-CY29973_12 Datasheet
438Kb / 10P
   3.3 V 125 MHz Multi-Output Zero Delay Buffer
CY29972 CYPRESS-CY29972_12 Datasheet
425Kb / 13P
   3.3 V, 125-MHz Multi-Output Zero Delay Buffer
Z9973 CYPRESS-Z9973 Datasheet
97Kb / 9P
   3.3V, 125-MHz, Multi-Output Zero Delay Buffer
Z9974 CYPRESS-Z9974 Datasheet
93Kb / 7P
   3.3V, 125-MHz, Multi-Output Zero Delay Buffer
CY29972 CYPRESS-CY29972_05 Datasheet
85Kb / 8P
   3.3V, 125-MHz Multi-Output Zero Delay Buffer
CY29976 CYPRESS-CY29976_08 Datasheet
279Kb / 9P
   3.3V, 125-MHz, Multi-Output Zero Delay Buffer
CY29973 CYPRESS-CY29973 Datasheet
164Kb / 8P
   3.3V 125-MHz Multi-Output Zero Delay Buffer
CY29976 CYPRESS-CY29976 Datasheet
97Kb / 10P
   3.3V, 125-MHz, Multi-Output Zero Delay Buffer
Z9972 CYPRESS-Z9972 Datasheet
87Kb / 9P
   3.3V, 125-MHz, Multi-Output Zero Delay Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com