Electronic Components Datasheet Search |
|
CY7C057V-12AXC Datasheet(PDF) 10 Page - Cypress Semiconductor |
|
CY7C057V-12AXC Datasheet(HTML) 10 Page - Cypress Semiconductor |
10 / 26 page CY7C056V CY7C057V Document #: 38-06055 Rev. *E Page 10 of 26 Switching Characteristics Over the Operating Range[13] Parameter Description CY7C056V CY7C057V Unit -12 -15 Min Max Min Max Read Cycle tRC Read cycle time 12 – 15 – ns tAA Address to data valid – 12 – 15 ns tOHA Output hold from address change 3 – 3 – ns tACE[14, 15] CE LOW to data valid – 12 – 15 ns tDOE OE LOW to data valid – 8 – 10 ns tLZOE[14, 16, 17, 18] OE Low to low Z 0 – 0 – ns tHZOE[14, 16, 17, 18] OE HIGH to High Z – 10 – 10 ns tLZCE[14, 13, 17, 18] CE LOW to Low Z 3 – 3 – ns tHZCE[14, 16, 17, 18] CE HIGH to High Z – 10 – 10 ns tLZBE Byte Enable to Low Z 3 – 3 – ns tHZBE Byte Enable to High Z – 10 – 10 ns tPU[14, 18] CE LOW to power-up 0 – 0 – ns tPD[14, 18] CE HIGH to power-down – 12 – 15 ns tABE[15] Byte Enable access time – 12 – 15 ns Write Cycle tWC Write cycle time 12 – 15 – ns tSCE[14, 15] CE LOW to write end 10 – 12 – ns tAW Address valid to write end 10 – 12 – ns tHA Address hold from write end 0 – 0 – ns tSA[15] Address set-up to write start 0 – 0 – ns tPWE Write pulse width 10 – 12 – ns tSD Data set-up to write end 10 – 10 – ns tHD Data hold from write end 0 – 0 – ns tHZWE[17, 18] R/W LOW to High Z – 10 – – ns tLZWE[17, 18] R/W HIGH to Low Z 3 – 3 – ns tWDD[19] Write pulse to data delay – 25 – – ns tDDD[19] Write data valid to read data valid – 20 – 25 ns Busy Timing[20] tBLA BUSY LOW from address match – 12 – 15 ns tBHA BUSY HIGH from address mismatch – 12 – 15 ns tBLC BUSY LOW from CE LOW – 12 – 15 ns Notes 13. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified IOI/IOH and 10-pF load capacitance. 14. CE is LOW when CE0 VIL and CE1 VIH 15. To access RAM, CE = L and SEM = H. To access semaphore, CE = H and SEM = L. Either condition must be valid for the entire tSCE time. 16. At any given temperature and voltage condition for any given device, tHZCE is less than tLZCE and tHZOE is less than tLZOE. 17. Test conditions used are Load 2. 18. This parameter is guaranteed by design, but it is not production tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. 19. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. 20. Test conditions used are Load 1. [+] Feedback |
Similar Part No. - CY7C057V-12AXC |
|
Similar Description - CY7C057V-12AXC |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |