Electronic Components Datasheet Search |
|
LTC2461CMSPBF Datasheet(PDF) 11 Page - Linear Technology |
|
LTC2461CMSPBF Datasheet(HTML) 11 Page - Linear Technology |
11 / 20 page LTC2461/LTC2463 11 24613f APPLICATIONS INFORMATION The START and STOP Conditions A START (S) condition is generated by transitioning SDA from HIGH to LOW while SCL is HIGH. The bus is consid- ered to be busy after the START condition. When the data transfer is finished, a STOP (P) condition is generated by transitioning SDA from LOW to HIGH while SCL is HIGH. The bus is free after a STOP is generated. START and STOP conditions are always generated by the master. When the bus is in use, it stays busy if a repeated START (Sr) is generated instead of a STOP condition. The repeated START timing is functionally identical to the START and is used for reading from the device before the initiation of a new conversion. Data Transferring After the START condition, the I2C bus is busy and data transfer can begin between the master and the addressed slave. Data is transferred over the bus in groups of nine bits, one byte followed by one acknowledge (ACK) bit. The master releases the SDA line during the ninth SCL clock cycle. The slave device can issue an ACK by pulling SDA LOW or issue a Not Acknowledge (NAK) by leaving the SDA line HIGH impedance (the external pull-up resistor will hold the line HIGH). Change of data only occurs while the clock line (SCL) is LOW. Output Data Format After a START condition, the master sends a 7-bit address followed by a read request (R) bit. The bit R is 1 for a Read Request. If the 7-bit address matches the LTC2461/ LTC2463’saddress(0010100or1010100,dependingonthe state of the pin A0) the ADC is selected. When the device is addressed during the conversion state, it does not accept the request and issues a NAK by leaving the SDA line HIGH. If the conversion is complete, the LTC2461/LTC2463 issue an ACK by pulling the SDA line LOW. Following the ACK, the LTC2461/LTC2463 can output data. The data output stream is 16 bits long and is shifted out on the falling edges of SCL (see Figure 5a). The DATA INPUT/OUTPUT state is concluded once all 16 data bits have been read or after a STOP condition. The LTC2463 (differential input) output code is given by 32768 • (VIN+ – VIN–)/VREF + 32768. The first bit output by the LTC2463, D15, is the MSB, which is 1 for VIN+ ≥ VIN– and 0 for VIN+ < VIN–. This bit is followed by succes- sively less significant bits (D14, D13, …) until the LSB is output by the LTC2463, see Table 1. 1 789 2 3 18 D8 D13 D14 MSB D15 R SDA SCL 7-BIT ADDRESS START BY MASTER D7 D6 D5 D0 LSB 91 2 3 8 9 ACK BY MASTER NACK BY MASTER SLEEP DATA OUTPUT CONVERSION 24613 F05a ACK BY LTC2461/LTC2463 Figure 5a. Read Sequence Timing Diagram |
Similar Part No. - LTC2461CMSPBF |
|
Similar Description - LTC2461CMSPBF |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |