Electronic Components Datasheet Search |
|
ICS2008B Datasheet(PDF) 9 Page - Integrated Device Technology |
|
ICS2008B Datasheet(HTML) 9 Page - Integrated Device Technology |
9 / 22 page 9 ICS2008B ICS2008B PAL/NTSC — When set to one, this bit causes the video to be synchronized with PAL timing. Otherwise, when cleared to zero, video is synchronized with NTSC timing. Video Interrupt Line Register IR33 This register selects the video line after which the Video Line Interrupt will occur. The actual video line number is the number in the register plus one. LTC Control Registers IR34 – IR37 EDGERATE — This bit selects the LTC output edge rate. SMPTE specifies 25 µsec rise and fall times while EBU specifies 50 µsec. LTXFREE — This bit controls the LTC frame start of the LTC transmitter. When reset to zero, the start of a LTC output frame is triggered by the selected LTC SYNC source. Other- wise, when set to one, the end of a LTC frame will trigger the start of the next. The first LTC transmit frame must be triggered by one of the SYNC sources. LXCLKSEL — This bit controls the source for the LTC transmit clock divider input. A 0 selects the internal 14.318 MHz clock and a 1 selects the LTC receive clock. When the LTC receive clock is selected as the source to the LTC transmit clock divider, the clock rate is first doubled before being input to the divider so that loading a divider value of 001 will result in the LTC transmit clock running at the exact same rate as the LTCreceive clock. LTXEN — This bit, when set to 1, enables output of LTC code on the LTCOUT output pin. LTXEN is synchronized with the selected LTC SYNC source to ensure that only complete LTC frames are transmitted. The data to be sent by the LTC transmitter should be loaded into the associated RAM buffer before the LTCEN bit is set. LTC SYNC — These bits select the LTC transmit sync source. Values 00, 01, 10 and 11 select start of video line 5, rising edge of CLICK, LTC receive sync pattern detect and write to IR3F respectively as the sync event. Care should be taken to disable LTXEN before changing the LTC SYNC select. Otherwise, an erroneous sync may be generated. LTCOUTSEL — This bit, when set to 1, causes the LTCOUT pin to be a digital output. When cleared to 0, the LTCOUT pin is an analog output with gain control. LTCGAIN — This bit sets the signal gain on the LTC audio output. The output gain is selectable in 3dB increments from – 24dB to + 9dB referenced to 0VU = –10 dbV. When this register is set to zero, there is no LTC audio output. These next two write only registers, IR36 and IR37, control the LTC transmit bit rate. The transmit clock generator is a 12- bit divider. The upper four bits of IR37 are not used. Each bit requires two clocks. Therefore, the LTC transmit bit rate is the input clock divided by the divider value +1, then divided by two. Since there are 80 bit times for each LTC frame, the LTC frame rate is the bit rate divided by 80. • LTC Tx Clock = 14.318 MHz /(Divider Value +1) • LTC Bit Rate = LTC Tx Clock/2 • LTC Frame Rate = LTC Bit Rate/80 The table below shows the divider values for some of the most commonly used LTC frame rates. 7 6 5 4 3 2 1 0 Video Interrupt Line Register Video Interrupt Line (1 to 64) Reserved IR33 LTC Control Register 1 EDGERATE (1-25 µsec., 1-50µsec.) LXTFREE (0- LTCYNC start) (1-free start) Reserved (Set to zero) LXCLKSEL (0- internal clock) (1-LTC receive clock) LTXEN LTC Transmit Enable LTC SYNC (00-video, 01-CLICK) (10-LTC RCV, 11- Software) LTCOUTSEL (1-digital, 0-analog) IR34 7 6 5 4 3 2 1 0 LTC Control Register 2 LTCGAIN LTC Output Gain 0: off 4: -24dB 8: -12dB C: 0dB 1: 5: -21dB 9: -9 dB D: 3dB 2: 6: -18dB A: -6 dB E: 6dB 3: 7: -15dB B: -3 dB F: 9dB Reserved IR35 7 6 5 4 3 2 1 0 LTC Bit Time (write only) IR36 – (low byte) IR37 – (high byte) 7 6 5 4 3 2 1 0 LTC FRAME RATE DIVIDER VALUE 30 Hz BA6h 29.97 Hz BA9h 25 Hz DFBh 24 Hz E90h |
Similar Part No. - ICS2008B |
|
Similar Description - ICS2008B |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |