Electronic Components Datasheet Search |
|
X24320P-1.8 Datasheet(PDF) 10 Page - Xicor Inc. |
|
X24320P-1.8 Datasheet(HTML) 10 Page - Xicor Inc. |
10 / 17 page X24320 10 reset, nor can RWEL and WEL be reset in one write operation. RWEL can be reset by writing 00000010 to FFFFh; but this is the same operation as in step 3 described below, and will result in programing BL0, BL1, and WPEN. Writing to the BL and WPEN Bits A 3 step sequence is required to change the nonvola- tile Block Lock Protect or Write Protect Enable bits: 1) Set WEL=1, Write 00000010 to address FFFFh (Volatile Write Cycle.) 2) Set RWEL=1, Write 00000110 to address FFFFh (Volatile Write Cycle.) 3) Set BL1, BL0, and/or WPEN bits, Write u00xy010 to address FFFFh, where u=WPEN, x=BL1, and y=BL0. (Nonvolatile Write Cycle.) The three step sequence was created to make it diffi- cult to change the contents of the Write Protect Register accidentally. If WEL was set to one by a previous register write operation, the user may start at step 2. RWEL is reset to zero in step 3 so that user is required to perform steps 2 and 3 to make another change. RWEL must be 0 in step 3. If the RWEL bit in the data byte for step 3 is a one, then no changes are made to the Write Protect Register and the device remains at step 2. The WP pin must be LOW or the WPEN bit must be LOW before a nonvolatile register write operation is initiated. Otherwise, the write operation will abort and the device will go into standby mode after the master issues the stop condition in step 3. Step 3 is a nonvolatile write operation, requiring tWC to complete (acknowledge polling may be used to reduce this time requirement). It should be noted that step 3 MUST end with a stop condition. If a start condition is issued during or at the end of step 3 (instead of a stop condition) the device will abort the nonvolatile register write and remain at step 2. If the operation is aborted with a start condition, the master must issue a stop to put the device into standby mode. ABSOLUTE MAXIMUM RATINGS* Figure 11. Block Lock Protect Bits and Protected Addresses 7003 FRM T02 Figure 12. WP Pin and WPEN Bit Functionality 7003 FRM T03 BL1 BL0 Protected Addresses Array Location 0 0 None No Protect 0 1 C00h - FFFh Upper 1/4 1 0 800h - FFFh Upper 1/2 1 1 000h - FFFh Full Array WP WPEN Memory Array Not Lock Block Protected Memory Array Block Lock Protected Block Lock Bits WPEN Bit 0 X Writable Protected Unprotected Unprotected X 0 Writable Protected Unprotected Unprotected 1 1 Writable Protected Protected Protected |
Similar Part No. - X24320P-1.8 |
|
Similar Description - X24320P-1.8 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |