Electronic Components Datasheet Search |
|
BD8961NV Datasheet(PDF) 8 Page - Rohm |
|
BD8961NV Datasheet(HTML) 8 Page - Rohm |
8 / 14 page BD8961NV Technical Note 8/13 www.rohm.com 2009.05 - Rev.A © 2009 ROHM Co., Ltd. All rights reserved. ● Switching regulator efficiency Efficiency ŋ may be expressed by the equation shown below: Efficiency may be improved by reducing the switching regulator power dissipation factors PDα as follows: Dissipation factors: 1) ON resistance dissipation of inductor and FET:PD(I 2R) 2) Gate charge/discharge dissipation:PD(Gate) 3) Switching dissipation:PD(SW) 4) ESR dissipation of capacitor:PD(ESR) 5) Operating current dissipation of IC:PD(IC) 1)PD(I 2R)=IOUT2×(RCOIL+RON) (RCOIL[Ω]:DC resistance of inductor, RON[Ω]:ON resistance of FET, IOUT[A]:Output current.) 2)PD(Gate)=Cgs×f×V (Cgs[F]:Gate capacitance of FET, f[Hz]:Switching frequency, V[V]:Gate driving voltage of FET) 4)PD(ESR)=IRMS 2×ESR (IRMS[A]:Ripple current of capacitor, ESR[Ω]:Equivalent series resistance.) 5)PD(IC)=Vin×ICC (ICC[A]:Circuit current.) ● Consideration on permissible dissipation and heat generation As this IC functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered. For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered. Because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation. If VCC=5V, VOUT=3.3V, RONP=0.2Ω, RONN=0.16Ω IOUT=2A, for example, D=VOUT/VCC=3.3/5.0=0.66 RON=0.66×0.20+(1-0.66)×0.16 =0.132+0.0544 =0.1864[Ω] P=2 2×0.1864=0.7456W] As RONP is greater than RONN in this IC, the dissipation increases as the ON duty becomes greater. With the consideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed. 0 25 50 75 100 125 150 0 2.0 3.0 4.0 ② 0.90W ① 3.9W 105 1.0 ③ 0.64W η= VOUT×IOUT Vin×Iin ×100[%]= POUT Pin ×100[%]= POUT POUT+PDα ×100[%] Vin 2×CRSS×IOUT×f IDRIVE 3)PD(SW)= (CRSS[F]:Reverse transfer capacitance of FET, IDRIVE[A]:Peak current of gate.) Fig.25 Thermal derating curve (SON008V5060) P=IOUT 2×RON RON=D×RONP+(1-D)RONN D:ON duty (=VOUT/VCC) RCOIL:DC resistance of coil RONP:ON resistance of P-channel MOS FET RONN:ON resistance of N-channel MOS FET IOUT:Output current Ambient temperature:Ta [℃] ① for SON008V5060 JEDEC 4 layer board 76.2×114.3×1.6mm θj-a=32.1℃/W ② for SON008V5060 ROHM standard 1 layer board 70×70×1.6mm θj-a=138.9℃/W ③ IC only θj-a=195.3℃/W |
Similar Part No. - BD8961NV |
|
Similar Description - BD8961NV |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |