Electronic Components Datasheet Search |
|
IS64C5128AL-12TLA3 Datasheet(PDF) 1 Page - Integrated Silicon Solution, Inc |
|
IS64C5128AL-12TLA3 Datasheet(HTML) 1 Page - Integrated Silicon Solution, Inc |
1 / 19 page Integrated Silicon Solution, Inc. — www.issi.com 1 Rev. B 03/04/2008 Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. IS61C5128AL/AS IS64C5128AL/AS FEATURES HIGH SPEED: (IS61/64C5128AL) • High-speed access time: 10ns, 12 ns • Low Active Power: 150 mW (typical) • Low Standby Power: 10 mW (typical) CMOS standby LOW POWER: (IS61/64C5128AS) • High-speed access time: 25ns • Low Active Power: 75 mW (typical) • Low Standby Power: 1 mW (typical) CMOS standby • TTL compatible interface levels • Single 5V ± 10% power supply • Fully static operation: no clock or refresh required • Available in 36-pin SOJ (400-mil), 32-pin sTSOP-I, 32-pin SOP, 44-pin TSOP-II and 32- pin TSOP-II packages • Commercial, Industrial and Automotive tempera- ture ranges available • Lead-free available DESCRIPTION The ISSI IS61C5128AL/AS and IS64C5128AL/AS are high- speed, 4,194,304-bit static RAMs organized as 524,288 words by 8 bits. They are fabricated using ISSI's high- performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields access times as fast as 12 ns with low power consumption. When CE is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs, CE and OE. The active LOW Write Enable ( WE) controls both writing and reading of the memory. A data byte allows Upper Byte ( UB) and Lower Byte (LB) access. The IS61C5128AL/AS and IS64C5128AL/AS are packaged in the JEDEC standard 36-pin SOJ (400-mil), 32-pin sTSOP- I, 32-pin SOP, 44-pin TSOP-II and 32-pin TSOP-II packages FUNCTIONAL BLOCK DIAGRAM MARCH 2008 512K x 8 HIGH-SPEED CMOS STATIC RAM A0-A18 CE OE WE 512K X 8 MEMORY ARRAY DECODER COLUMN I/O CONTROL CIRCUIT GND VDD I/O DATA CIRCUIT I/O0-I/O7 |
Similar Part No. - IS64C5128AL-12TLA3 |
|
Similar Description - IS64C5128AL-12TLA3 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |