Electronic Components Datasheet Search |
|
PPC5643LFF0VLQ1R Datasheet(PDF) 9 Page - Freescale Semiconductor, Inc |
|
PPC5643LFF0VLQ1R Datasheet(HTML) 9 Page - Freescale Semiconductor, Inc |
9 / 98 page Overview MPC5643L Microcontroller Data Sheet, Rev. 3 Preliminary—Subject to Change Without Notice Freescale Semiconductor 9 • Transfer control descriptors mapped inside the SRAM The eDMA controller is replicated for each processor. 1.3.5 On-chip flash memory with ECC This device includes programmable, non-volatile flash memory. The non-volatile memory (NVM) can be used for instruction storage or data storage, or both. The flash memory module interfaces with the system bus through a dedicated flash memory array controller. It supports a 64-bit data bus width at the system bus port, and a 128-bit read data interface to flash memory. The module contains four 128-bit prefetch buffers. Prefetch buffer hits allow no-wait responses. Buffer misses incur a 3 wait state response at 120 MHz. The flash memory module provides the following features • 1 MB of flash memory in unique multi-partitioned hard macro • Sectorization: 16 KB + 2 × 48 KB + 16 KB + 2 × 64 KB + 2 × 128 KB + 2 × 256 KB • EEPROM emulation (in software) within same module but on different partition • 16 KB Test and 16 KB shadow sector for test, censorship device and user option bits • 3 wait states at 120 MHz • Flash line 128-bit wide with 8-bit ECC on 64-bit word (total 144 bits) • Accessed via a 64-bit wide bus for write and a 128-bit wide array for read operations • 1-bit error correction, 2-bit error detection 1.3.6 On-chip SRAM with ECC The MPC5643L SRAM provides a general-purpose single port memory. ECC handling is done on a 32-bit boundary for data and it is extended to the address to have the highest possible diagnostic coverage including the array internal address decoder. The SRAM module provides the following features: • System SRAM: 128 KB • ECC on 32-bit word (syndrome of 7 bits) — ECC covers SRAM bus address • 1-bit error correction, 2-bit error detection 1.3.7 Platform flash controller The following list summarizes the key features of the flash controller: • Single AHB port interface supports a 64-bit data bus. All AHB aligned and unaligned reads within the 32-bit container are supported. Only aligned word writes are supported. • Array interfaces support a 128-bit read data bus and a 64-bit write data bus for each bank. • Code flash (bank0) interface provides configurable read buffering and page prefetch support. — Four page-read buffers (each 128 bits wide) and a prefetch controller support speculative reading and optimized flash access. • Single-cycle read responses (zero AHB data-phase wait states) for hits in the buffers. The buffers implement a least-recently-used replacement algorithm to maximize performance. • Data flash (bank1) interface includes a 128-bit register to temporarily hold a single flash page. This logic supports single-cycle read responses (0 AHB data-phase wait states) for accesses that hit in the holding register. — No prefetch support is provided for this bank. |
Similar Part No. - PPC5643LFF0VLQ1R |
|
Similar Description - PPC5643LFF0VLQ1R |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |