Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C036AV-25AC Datasheet(PDF) 6 Page - Cypress Semiconductor

Part # CY7C036AV-25AC
Description  3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C036AV-25AC Datasheet(HTML) 6 Page - Cypress Semiconductor

Back Button CY7C036AV-25AC Datasheet HTML 2Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 3Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 4Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 5Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 6Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 7Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 8Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 9Page - Cypress Semiconductor CY7C036AV-25AC Datasheet HTML 10Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 19 page
background image
CY7C024AV/024BV/025AV/026AV
CY7C0241AV/0251AV/036AV
Document #: 38-06052 Rev. *J
Page 6 of 19
3FFF for the CY7C026AV/36AV) is the mailbox for the right port
and the second highest memory location (FFE for the
CY7C024AV/024BV/41AV/1FFE
for
the
CY7C025AV/51AV,
3FFE for the CY7C026AV/36AV) is the mailbox for the left port.
When one port writes to the other port’s mailbox, an interrupt is
generated to the owner. The interrupt is reset when the owner
reads the contents of the mailbox. The message is user defined.
Each port can read the other port’s mailbox without resetting the
interrupt. The active state of the busy signal (to a port) prevents
the port from setting the interrupt to the winning port. Also, an
active busy to a port prevents that port from reading its own
mailbox and, thus, resetting the interrupt to it.
If an application does not require message passing, do not
connect the interrupt pin to the processor’s interrupt request
input pin.
The operation of the interrupts and their interaction with Busy are
summarized in Table 2 on page 7.
Busy
The
CY7C024AV/024BV/025AV/026AV
and
CY7C0241AV/0251AV/036AV provide on-chip arbitration to resolve
simultaneous memory location access (contention). If both ports’
CEs are asserted and an address match occurs within tPS of each
other, the busy logic determines which port has access. If tPS is
violated, one port definitely gains permission to the location, but it is
not predictable which port gets that permission. BUSY is asserted
tBLA after an address match or tBLC after CE is taken LOW.
Master/Slave
A M/S pin helps to expand the word width by configuring the
device as a master or a slave. The BUSY output of the master is
connected to the BUSY input of the slave. This enables the
device to interface to a master device with no external compo-
nents. Writing to slave devices must be delayed until after the
BUSY input has settled (tBLC or tBLA). Otherwise, the slave chip
may begin a write cycle during a contention situation. When tied
HIGH, the M/S pin enables the device to be used as a master
and, therefore, the BUSY line is an output. BUSY can then be
used to send the arbitration outcome to a slave.
Semaphore Operation
The
CY7C024AV/024BV/025AV/026AV
and
CY7C0241AV/0251AV/036AV provide eight semaphore latches,
which are separate from the dual port memory locations.
Semaphores are used to reserve resources that are shared
between the two ports. The state of the semaphore indicates that
a resource is in use. For example, if the left port wants to request
a given resource, it sets a latch by writing a zero to a semaphore
location. The left port then verifies its success in setting the latch
by reading it. After writing to the semaphore, SEM or OE must
be deasserted for tSOP before attempting to read the semaphore.
The semaphore value is available tSWRD + tDOE after the rising
edge of the semaphore write. If the left port was successful
(reads a zero), it assumes control of the shared resource.
Otherwise (reads a one), it assumes the right port has control
and continues to poll the semaphore. When the right side has
relinquished control of the semaphore (by writing a one), the left
side succeeds in gaining control of the semaphore. If the left side
no longer requires the semaphore, a one is written to cancel its
request.
Semaphores are accessed by asserting SEM LOW. The SEM
pin functions as a chip select for the semaphore latches (CE
must remain HIGH during SEM LOW). A0–2 represents the
semaphore address. OE and RW are used in the same manner
as a normal memory access. When writing or reading a
semaphore, the other address pins have no effect.
When writing to the semaphore, only IO0 is used. If a zero is
written to the left port of an available semaphore, a one appears
at the same semaphore address on the right port. That
semaphore can now only be modified by the side showing zero
(the left port in this case). If the left port now relinquishes control
by writing a one to the semaphore, the semaphore is set to one
for both sides. However, if the right port had requested the
semaphore (written a zero) while the left port had control, the
right port would immediately own the semaphore as soon as the
left port released it. Table 3 on page 7 shows sample semaphore
operations.
When reading a semaphore, all 16 and 18 data lines output the
semaphore value. The read value is latched in an output register
to prevent the semaphore from changing state during a write
from the other port. If both ports attempt to access the
semaphore within tSPS of each other, the semaphore is definitely
obtained by one of them. But there is no guarantee which side
controls the semaphore.
[+] Feedback


Similar Part No. - CY7C036AV-25AC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C036AV-25AC CYPRESS-CY7C036AV-25AC Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C036AV-25AC CYPRESS-CY7C036AV-25AC Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
More results

Similar Description - CY7C036AV-25AC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C024AV CYPRESS-CY7C024AV Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024V CYPRESS-CY7C024V Datasheet
248Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV_05 Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV_11 Datasheet
590Kb / 20P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM 4, 8 or 16K 횞 16 organization
CY7C09349AV CYPRESS-CY7C09349AV Datasheet
321Kb / 16P
   3.3V 4K/8K x 18 Synchronous Dual-Port Static RAM
CYDM256B16 CYPRESS-CYDM256B16 Datasheet
889Kb / 25P
   1.8V 4K/8K/16K x 16 MoBL짰 Dual-Port Static RAM
CYDM064B16 CYPRESS-CYDM064B16_11 Datasheet
654Kb / 27P
   1.8V 4K/8K/16K x 16 MoBL짰 Dual-Port Static RAM
CYDC256B16 CYPRESS-CYDC256B16 Datasheet
610Kb / 26P
   1.8V 4k/8k/16k x 16 and 8k/16k x 8 ConsuMoBL Dual-Port Static RAM
CYDM256A16 CYPRESS-CYDM256A16 Datasheet
499Kb / 25P
   1.8V 4K/8K/16K x 16 and 8K/16K x 8 MoBL짰 Dual-Port Static RAM
CYDM064B16 CYPRESS-CYDM064B16_09 Datasheet
571Kb / 24P
   1.8V 4K/8K/16K x 16 and 8K/16K x 8 MoBL Dual-Port Static RAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com