Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

TLV320AIC10 Datasheet(PDF) 11 Page - Texas Instruments

Click here to check the latest version.
Part # TLV320AIC10
Description  General-Purpose 3V to 5.5V 16-bit 22-KSPS DSP CODEC
Download  57 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI - Texas Instruments

TLV320AIC10 Datasheet(HTML) 11 Page - Texas Instruments

Back Button TLV320AIC10 Datasheet HTML 7Page - Texas Instruments TLV320AIC10 Datasheet HTML 8Page - Texas Instruments TLV320AIC10 Datasheet HTML 9Page - Texas Instruments TLV320AIC10 Datasheet HTML 10Page - Texas Instruments TLV320AIC10 Datasheet HTML 11Page - Texas Instruments TLV320AIC10 Datasheet HTML 12Page - Texas Instruments TLV320AIC10 Datasheet HTML 13Page - Texas Instruments TLV320AIC10 Datasheet HTML 14Page - Texas Instruments TLV320AIC10 Datasheet HTML 15Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 57 page
background image
1–5
1.5
Terminal Functions (Continued)
TERMINAL
I/O
DESCRIPTION
NAME
NO.
I/O
DESCRIPTION
DTXIM
7
I
Transmitter-path amplifier A3 analog inverting input. Can also be used for general-purpose amplification.
DTXIP
6
I
Transmitter-path amplifier A4 analog noninverting input. Can also be used for general-purpose amplification.
DTXOM
5
O
Transmitter path amplifier A4 feedback for negative output. Can also be used for general-purpose
amplification.
DTXOP
4
O
Transmitter path amplifier A3 feedback for positive output. Can also be used for negative output.
DVDD1
15
I
Digital power supply
DVDD2
30
I
Digital power supply
DVSS
14, 29
I
Digital ground
FC
24
I
Hardware request for secondary communication
FILT
38
O
Bandgap filter. FILT is provided for decoupling of the bandgap reference, and provides 2.5 V. The optimal
capacitor value is 0.1
µF (ceramic). This voltage node should be loaded only with a high-impedance dc load.
FLAG
23
O
Controlled by bit D4 of control register 3. If D4=0 (default), the FLAG pin outputs the communication flag that
goes low/high to indicate primary-communication/secondary-communication interval, respectively. If D4=1,
the FLAG pin outputs the value of D3.
FS
22
I/O
Frame sync. When FS goes low, DIN begins receiving data bits and DOUT begins transmitting data bits. In
master mode, FS is internally generated and is low during data transmission to DIN and from DOUT. In slave
mode, FS is externally generated.
FSD
21
O
Frame-sync delayed output. The FSD output synchronizes a slave device to the frame sync of the master
device. FSD is applied to the slave FS input and has the same duration as the master FS signal. Requires a
pullup resistor if not used.
INM
48
I
Inverting input to analog modulator. INM requires an external R-C antialias filter with low output impedance if
the internal antialias filter is bypassed.
INP
47
I
Noninverting input to analog modulator. INP requires an external R-C antialias filter with low output impedance
if the internal antialias filter is bypassed.
M0
10
I
Combine with M1 to select serial interface mode (frame-sync mode)
M1
11
I
Combine with M0 to select serial interface mode (frame-sync mode)
MCLK
20
I
Master clock. MCLK derives the internal clocks of the sigma-delta analog interface circuit.
M/S
27
I
Master/slave select input. When M/S is high, the device is the master, and when is low, it is a slave.
NC
18, 28, 31,
32, 35, 36,
37, 39, 41,
44
No connection
OUTM
9
O
DAC’s inverting output. OUTM is functionally identical with and complementary to OUTP.
OUTP
8
O
DAC’s noninverting output. OUTP can also be used alone for single-ended operation.
PWRDWN
12
I
Power down. When PWRDWN is pulled low, the device goes into a power-down mode, the serial interface is
disabled, and most of the high-speed clocks are disabled. However, all register values are sustained and the
device resumes full-power operation without reinitialization when PWRDWN is pulled high again. PWRDWN
resets the counters only and preserves the programmed register contents. See paragraph 2.2.2 for more
information.
RESET
13
I
Reset. The reset function is provided to initialize all the internal registers to their default values. The serial port
can be configured to the default state accordingly. See Appendix A,
Register Set, and Subsection 2.2.1, Reset
and Power-Down Functions for detailed descriptions.
SCLK
19
I/O
Shift clock. SCLK signal clocks serial data into DIN and out of DOUT during the frame-sync interval. When
configured as an output (M/S high), SCLK is generated internally by multiplying the frame-sync signal
frequency by 256 (cascade devices < 5) or 512 (cascade devices > 4). When configured as an input (M/S low),
SCLK is generated externally and must be synchronous with the master clock and frame sync.
VMID
43
O
Reference voltage output at AVDD/2


Similar Part No. - TLV320AIC10

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
TLV320AIC10 TI-TLV320AIC10 Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
TLV320AIC10CPFB TI-TLV320AIC10CPFB Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
TLV320AIC10CPFBG4 TI-TLV320AIC10CPFBG4 Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
TLV320AIC10IGQER TI-TLV320AIC10IGQER Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
TLV320AIC10IPFB TI-TLV320AIC10IPFB Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
More results

Similar Description - TLV320AIC10

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
TLV320AIC10IGQER TI-TLV320AIC10IGQER Datasheet
432Kb / 57P
[Old version datasheet]   General-Purpose 3 V to 5.5V 16-Bit 22-KSPS DSP CODEC
TLV320AIC11 TI-TLV320AIC11 Datasheet
249Kb / 55P
[Old version datasheet]   General-Purpose Low-Voltage 1.1V to 3.6V/0 16-bit 22-KSPS DSP CODEC
TLV320AIC12 TI-TLV320AIC12_07 Datasheet
1Mb / 63P
[Old version datasheet]   LOW-POWER, HIGHLY-INTEGRATED, PROGRAMMABLE 16-Bit, 26-KSPS MONO CODEC
logo
Analog Devices
AD7664 AD-AD7664_15 Datasheet
386Kb / 24P
   16-Bit, 570 kSPS
REV. E
AD7722 AD-AD7722_15 Datasheet
452Kb / 24P
   16-Bit, 195 kSPS
REV. B
AD7675 AD-AD7675_15 Datasheet
292Kb / 20P
   16-Bit, 100 kSPS
REV. A
logo
STMicroelectronics
PM0014 STMICROELECTRONICS-PM0014 Datasheet
299Kb / 46P
   General-purpose DSP library
logo
Analog Devices
AD766 AD-AD766_15 Datasheet
313Kb / 8P
   16-Bit DSP DACPORT
REV. A
AD766 AD-AD766 Datasheet
310Kb / 8P
   16-Bit DSP DACPORT
REV. A
logo
Maxim Integrated Produc...
MAX3160EEVKIT MAXIM-MAX3160EEVKIT Datasheet
160Kb / 7P
   3V to 5.5V Single-Supply Operation
2007
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com