Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

ORLI10G-1BMN680I Datasheet(PDF) 7 Page - Lattice Semiconductor

Part # ORLI10G-1BMN680I
Description  Quad 2.5Gbps, 10Gbps Quad 3.125Gbps, 12.5Gbps Line Interface FPSC
Download  80 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  LATTICE [Lattice Semiconductor]
Direct Link  http://www.latticesemi.com
Logo LATTICE - Lattice Semiconductor

ORLI10G-1BMN680I Datasheet(HTML) 7 Page - Lattice Semiconductor

Back Button ORLI10G-1BMN680I Datasheet HTML 3Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 4Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 5Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 6Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 7Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 8Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 9Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 10Page - Lattice Semiconductor ORLI10G-1BMN680I Datasheet HTML 11Page - Lattice Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 80 page
background image
Lattice Semiconductor
ORCA ORLI10G Data Sheet
7
The hierarchical architecture of the logic, clocks, routing, RAM, and system-level blocks create a seamless merge
of FPGA and ASIC designs. Modular hardware and software technologies enable System-on-a-Chip integration
with true plug-and-play design implementation.
The architecture consists of four basic elements: Programmable Logic Cells (PLCs), Programmable I/O cells
(PIOs), Embedded Block RAMs (EBRs), and system level features. These elements are interconnected with a rich
routing fabric of both global and local wires. An array of PLCs are surrounded by common interface blocks which
provide an abundant interface to the adjacent PLCs or system blocks. Routing congestion around these critical
blocks is eliminated by the use of the same routing fabric implemented within the programmable logic core. Each
PLC contains a PFU, (Supplementary Logic Interconnect) SLIC, local routing resources, and configuration RAM.
Most of the FPGA logic is performed in the PFU, but decoders, PAL-like functions, and 3-state buffering can be per-
formed in the SLIC. The PIOs provide device inputs and outputs and can be used to register signals and to perform
input demultiplexing, output multiplexing, uplink and downlink functions, and other functions on two output signals.
Large blocks of 512 x 18 quadport RAM complement the existing distributed PFU memory. The RAM blocks can be
used to implement RAM, ROM, FIFO, multiplier, and CAM. Some of the other system-level functions include the
MPI, PLLs, and the Embedded System Bus (ESB).
PLC Logic
Each PFU within a PLC contains eight 4-input (16-bit) LUTs, eight latches/Flip-Flops, and one additional Flip-Flop
that may be used independently or with arithmetic functions.
The PFU is organized in a twin-quad fashion; two sets of four LUTs and Flip-Flops that can be controlled indepen-
dently. Each PFU has two independent programmable clocks, clock enables, local set/reset, and data selects.
LUTs may also be combined for use in arithmetic functions using fast-carry chain logic in either 4-bit or 8-bit
modes. The carry-out of either mode may be registered in the ninth Flip-Flop for pipelining. Each PFU may also be
configured as a synchronous 32 x 4 single- or dual-port RAM or ROM. The Flip-Flops (or latches) may obtain input
from LUT outputs or directly from invertible PFU inputs, or they can be tied high or tied low. The Flip-Flops also
have programmable clock polarity, clock enables, and local set/reset.
The SLIC is connected from PLC routing resources and from the outputs of the PFU. It contains eight 3-state, bidi-
rectional buffers, and logic to perform up to a 10-bit AND function for decoding, or an AND-OR with optional
INVERT to perform PAL-like functions. The 3-state drivers in the SLIC and their direct connections from the PFU
outputs make fast, true, 3-state buses possible within the FPGA, reducing required routing and allowing for real-
world system performance.
Programmable I/O
The Series 4 PIO addresses the demand for the flexibility to select I/Os that meet system interface requirements.
I/Os can be programmed in the same manner as in previous ORCA devices, with the additional new features that
allow the user the flexibility to select new I/O types that support high-speed interfaces.
Each PIO contains four programmable I/O pads and is interfaced through a common interface block to the FPGA
array. The PIO is split into two pairs of I/O pads with each pair having independent clock enables, local set/reset,
and global set/reset. On the input side, each PIO contains a programmable latch/Flip-Flop which enables very fast
latching of data from any pad. The combination provides very low setup requirements and zero hold times for sig-
nals coming on-chip. It may also be used to demultiplex an input signal, such as a multiplexed address/data signal,
and register the signals without explicitly building a demultiplexer with a PFU.
On the output side of each PIO, an output from the PLC array can be routed to each output Flip-Flop, and logic can
be associated with each I/O pad. The output logic associated with each pad allows multiplexing of output signals
and other functions of two output signals.
The output Flip-Flop, in combination with output signal multiplexing, is particularly useful for registering address
signals to be multiplexed with data, allowing a full clock cycle for the data to propagate to the output. The output
buffer signal can be inverted, and the 3-state control can be made active-high, active-low, or always enabled. In
addition, this 3-state signal can be registered or nonregistered.


Similar Part No. - ORLI10G-1BMN680I

ManufacturerPart #DatasheetDescription
logo
Agere Systems
ORLI10G AGERE-ORLI10G Datasheet
1Mb / 72P
   Quad 2.5 Gbits/s 10 Gbits/s, and 12.5 Gbits/s Line Interface FPSC
More results

Similar Description - ORLI10G-1BMN680I

ManufacturerPart #DatasheetDescription
logo
Maxim Integrated Produc...
MAX3980 MAXIM-MAX3980 Datasheet
436Kb / 9P
   3.125Gbps XAUI Quad Equalizer
Rev 3; 12/08
MAX3981 MAXIM-MAX3981 Datasheet
362Kb / 9P
   3.125Gbps XAUI Quad Cable Equalizer
Rev 1; 5/03
MAX3981 MAXIM-MAX3981_08 Datasheet
510Kb / 9P
   3.125Gbps XAUI Quad Cable Equalizer
Rev 2; 12/08
logo
Agere Systems
ORLI10G AGERE-ORLI10G Datasheet
1Mb / 72P
   Quad 2.5 Gbits/s 10 Gbits/s, and 12.5 Gbits/s Line Interface FPSC
logo
Exar Corporation
XR-T5793 EXAR-XR-T5793 Datasheet
164Kb / 16P
   Quad E1 Line Interface Unit
logo
Maxim Integrated Produc...
MAX3822 MAXIM-MAX3822_V01 Datasheet
624Kb / 10P
   3.3V, 2.5Gbps Quad Limiting Amplifier
19-2144; Rev 2; 7/06
MAX3822 MAXIM-MAX3822 Datasheet
1Mb / 14P
   3.3V, 2.5Gbps Quad Limiting Amplifier
Rev 1; 7/04
logo
Exar Corporation
XR-T5794 EXAR-XR-T5794 Datasheet
186Kb / 20P
   Quad E-1 Line Interface Unit
logo
PMC-Sierra, Inc
PM4314 PMC-PM4314 Datasheet
87Kb / 2P
   Quad T1/E1 Line Interface Unit
logo
Agere Systems
TLIU04C1 AGERE-TLIU04C1 Datasheet
1Mb / 100P
   TLIU04C1 Quad T1/E1 Line Interface
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com