Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

M50LPW080N5 Datasheet(PDF) 10 Page - STMicroelectronics

Part # M50LPW080N5
Description  8 Mbit 1Mb x8, Uniform Block 3V Supply Low Pin Count Flash Memory
Download  44 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  STMICROELECTRONICS [STMicroelectronics]
Direct Link  http://www.st.com
Logo STMICROELECTRONICS - STMicroelectronics

M50LPW080N5 Datasheet(HTML) 10 Page - STMicroelectronics

Back Button M50LPW080N5 Datasheet HTML 6Page - STMicroelectronics M50LPW080N5 Datasheet HTML 7Page - STMicroelectronics M50LPW080N5 Datasheet HTML 8Page - STMicroelectronics M50LPW080N5 Datasheet HTML 9Page - STMicroelectronics M50LPW080N5 Datasheet HTML 10Page - STMicroelectronics M50LPW080N5 Datasheet HTML 11Page - STMicroelectronics M50LPW080N5 Datasheet HTML 12Page - STMicroelectronics M50LPW080N5 Datasheet HTML 13Page - STMicroelectronics M50LPW080N5 Datasheet HTML 14Page - STMicroelectronics Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 44 page
background image
M50LPW080
10/44
SIGNAL DESCRIPTIONS
There are two different bus interfaces available on
this part. The active interface is selected before
power-up or during Reset using the Interface Con-
figuration Pin, IC.
The signals for each interface are discussed in the
Low Pin Count (LPC) Signal Descriptions section
and the Address/Address Multiplexed (A/A Mux)
Signal Descriptions section below. The supply sig-
nals are discussed in the Supply Signal Descrip-
tions section below.
Low Pin Count (LPC) Signal Descriptions
For the Low Pin Count (LPC) Interface see Figure
2. and Table 1..
Input/Output Communications (LAD0-LAD3).
All Input and Output Communication with the
memory take place on these pins. Addresses and
Data for Bus Read and Bus Write operations are
encoded on these pins.
Input Communication Frame (LFRAME). The
Input Communication Frame (LFRAME) signals
the start of a bus operation. When Input Commu-
nication Frame is Low, VIL, on the rising edge of
the Clock a new bus operation is initiated. If Input
Communication Frame is Low, VIL, during a bus
operation then the operation is aborted. When In-
put Communication Frame is High, VIH, the cur-
rent bus operation is proceeding or the bus is idle.
Identification Inputs (ID0-ID1). The Identification
Inputs (ID0-ID1) allow to address up to 4 memo-
ries on a bus. The value on addresses A20-A21 is
compared to the hardware strapping on the ID0-
ID1 pins to select which memory is being ad-
dressed. For an address bit to be ‘1’ the corre-
spondent ID pin can be left floating or driven Low,
VIL; an internal pull-down resistor is included with
a value of RIL. For an address bit to be ‘0’ the cor-
respondent ID pin must be driven High, VIH; there
will be a leakage current of ILI2 through each pin
when pulled to VIH (see Table 21.).
By convention the boot memory must have ID0-
ID1 pins left floating or driven Low, VIL and a ‘11’
value on A20-A21 and all additional memories
take sequential ID0-ID1 configuration, as shown in
Table 3..
General Purpose Inputs (GPI0-GPI4). The Gener-
al Purpose Inputs can be used as digital inputs for
the CPU to read. The General Purpose Input Reg-
ister holds the values on these pins. The pins must
have stable data from before the start of the cycle
that reads the General Purpose Input Register un-
til after the cycle is complete. These pins must not
be left to float, they should be driven Low, VIL, or
High, VIH.
Interface Configuration (IC). The Interface Con-
figuration input selects whether the Low Pin Count
(LPC) or the Address/Address Multiplexed (A/A
Mux) Interface is used. The chosen interface must
be selected before power-up or during a Reset
and, thereafter, cannot be changed. The state of
the Interface Configuration, IC, should not be
changed during operation.
To select the Low Pin Count (LPC) Interface the
Interface Configuration pin should be left to float or
driven Low, VIL; to select the Address/Address
Multiplexed (A/A Mux) Interface the pin should be
driven High, VIH. An internal pull-down resistor is
included with a value of RIL; there will be a leakage
current of ILI2 through each pin when pulled to VIH;
see Table 21..
Interface Reset (RP). The Interface Reset (RP)
input is used to reset the memory. When Interface
Reset (RP) is set Low, VIL, the memory is in Reset
mode: the outputs are put to high impedance and
the current consumption is minimized. When RP is
set High, VIH, the memory is in normal operation.
After exiting Reset mode, the memory enters
Read mode.
CPU Reset (INIT). The CPU Reset, INIT, pin is
used to Reset the memory when the CPU is reset.
It behaves identically to Interface Reset, RP, and
the internal Reset line is the logical OR (electrical
AND) of RP and INIT.
Clock (CLK). The Clock, CLK, input is used to
clock the signals in and out of the Input/Output
Communication Pins, LAD0-LAD3. The Clock
conforms to the PCI specification.
Top Block Lock (TBL). The Top Block Lock in-
put is used to prevent the Top Block (Block 15)
from being changed. When Top Block Lock, TBL,
is set Low, VIL, Program and Block Erase opera-
tions in the Top Block have no effect, regardless of
the state of the Lock Register. When Top Block
Lock, TBL, is set High, VIH, the protection of the
Block is determined by the Lock Register. The
state of Top Block Lock, TBL, does not affect the
protection of the Main Blocks (Blocks 0 to 14).
Top Block Lock, TBL, must be set prior to a Pro-
gram or Block Erase operation is initiated and
must not be changed until the operation completes
or unpredictable results may occur. Care should
be taken to avoid unpredictable behavior by
changing TBL during Program or Erase Suspend.
Write Protect (WP). The Write Protect input is
used to prevent the Main Blocks (Blocks 0 to 14)
from being changed. When Write Protect, WP, is
set Low, VIL, Program and Block Erase operations
in the Main Blocks have no effect, regardless of
the state of the Lock Register. When Write Protect,
WP, is set High, VIH, the protection of the Block is
determined by the Lock Register. The state of


Similar Part No. - M50LPW080N5

ManufacturerPart #DatasheetDescription
logo
STMicroelectronics
M50LPW002 STMICROELECTRONICS-M50LPW002 Datasheet
258Kb / 39P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
May 2002
M50LPW002K STMICROELECTRONICS-M50LPW002K Datasheet
258Kb / 39P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
May 2002
M50LPW002K1T STMICROELECTRONICS-M50LPW002K1T Datasheet
258Kb / 39P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
May 2002
M50LPW002K5T STMICROELECTRONICS-M50LPW002K5T Datasheet
258Kb / 39P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
May 2002
M50LPW012 STMICROELECTRONICS-M50LPW012 Datasheet
239Kb / 35P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
September 2002
More results

Similar Description - M50LPW080N5

ManufacturerPart #DatasheetDescription
logo
STMicroelectronics
M50LPW041 STMICROELECTRONICS-M50LPW041 Datasheet
268Kb / 37P
   4 Mbit 512Kb x8, Uniform Block 3V Supply Low Pin Count Flash Memory
September 2002
M50LPW040 STMICROELECTRONICS-M50LPW040 Datasheet
272Kb / 36P
   4 Mbit 512Kb x8, Uniform Block 3V Supply Low Pin Count Flash Memory
March 2002
M50FW080 STMICROELECTRONICS-M50FW080 Datasheet
444Kb / 56P
   8 Mbit 1Mb x8, Uniform Block 3V Supply Firmware Hub Flash Memory
M29F080D STMICROELECTRONICS-M29F080D Datasheet
252Kb / 36P
   8 Mbit (1Mb x8, Uniform Block) 5V Supply Flash Memory
April 2002
M29F080A STMICROELECTRONICS-M29F080A Datasheet
131Kb / 21P
   8 Mbit 1Mb x8, Uniform Block Single Supply Flash Memory
M29F080D STMICROELECTRONICS-M29F080D_05 Datasheet
602Kb / 37P
   8 Mbit (1Mb x8, Uniform Block) 5V Supply Flash Memory
M50LPW002 STMICROELECTRONICS-M50LPW002 Datasheet
258Kb / 39P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
May 2002
M50LPW116 STMICROELECTRONICS-M50LPW116 Datasheet
259Kb / 36P
   16 Mbit 2Mb x8, Boot Block 3V Supply Low Pin Count Flash Memory
February 2003
M50LPW012 STMICROELECTRONICS-M50LPW012 Datasheet
239Kb / 35P
   2 Mbit 256Kb x8, Boot Block 3V Supply Low Pin Count Flash Memory
September 2002
M29W017D STMICROELECTRONICS-M29W017D Datasheet
251Kb / 36P
   16 Mbit 2Mb x8, Uniform Block 3V Supply Flash Memory
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com