Electronic Components Datasheet Search |
|
MAX1042BETX Datasheet(PDF) 7 Page - Maxim Integrated Products |
|
MAX1042BETX Datasheet(HTML) 7 Page - Maxim Integrated Products |
7 / 44 page 10-Bit, Multichannel ADCs/DACs with FIFO, Temperature Sensing, and GPIO Ports _______________________________________________________________________________________ 7 ELECTRICAL CHARACTERISTICS (continued) (AVDD = DVDD = 2.7V to 3.6V (MAX1041/MAX1043/MAX1047/MAX1049), external reference VREF = 2.5V (MAX1041/MAX1043/ MAX1047/MAX1049), AVDD = DVDD = 4.75V to 5.25V (MAX1040/MAX1042/MAX1046/MAX1048), external reference VREF = 4.096V (MAX1040/MAX1042/MAX1046/MAX1048), fSCLK = 4.8MHz (50% duty cycle), TA = -40°C to +85°C, unless otherwise noted. Typical values are at AVDD = DVDD = 3V (MAX1041/MAX1043/MAX1047/MAX1049), AVDD = DVDD = 5V (MAX1040/MAX1042/ MAX1046/MAX1048), TA = +25°C. Outputs are unloaded, unless otherwise noted.) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS AVDD = 2.7V to 3.6V (MAX1041/ MAX1043/MAX1047/MAX1049) ±0.1 ±0.5 DAC Positive-Supply Rejection PSRD Output code = FFFhex AVDD = 4.75V to 5.25V (MAX1040/ MAX1042/MAX1046/MAX1048) ±0.1 ±0.5 mV AVDD = 2.7V to 3.6V (MAX1041/ MAX1043/MAX1047/MAX1049) ±0.06 ±0.5 ADC Positive-Supply Rejection PSRA Full- scale input AVDD = 4.75V to 5.25V (MAX1040/ MAX1042/MAX1046/MAX1048) ±0.06 ±0.5 mV TIMING CHARACTERISTICS (Figures 6–13) SCLK Clock Period tCP 40 ns SCLK Pulse-Width High tCH 40/60 duty cycle 16 ns SCLK Pulse-Width Low tCL 60/40 duty cycle 16 ns GPIO Output Rise/Fall After CS Rise tGOD CLOAD = 20pF 100 ns GPIO Input Setup Before CS Fall tGSU 0ns LDAC Pulse Width tLDACPWL 20 ns CLOAD = 20pF, SLOW = 0 1.8 12.0 SCLK Fall to DOUT Transition (Note 16) tDOT CLOAD = 20pF, SLOW = 1 10 40 ns CLOAD = 20pF, SLOW = 0 1.8 12.0 SCLK Rise to DOUT Transition (Notes 16, 17) tDOT CLOAD = 20pF, SLOW = 1 10 40 ns CS Fall to SCLK Fall Setup Time tCSS 10 ns SCLK Fall to CS Rise Setup TimetCSH 0ns DIN to SCLK Fall Setup Time tDS 10 ns DIN to SCLK Fall Hold Time tDH 0ns CS Pulse-Width High tCSPWH 50 ns CS Rise to DOUT Disable tDOD CLOAD = 20pF 25 ns CS Fall to DOUT Enable tDOE CLOAD = 20pF 1.5 25.0 ns EOC Fall to CS Fall tRDS 30 ns CKSEL = 01 (temp sense) or CKSEL = 10 (temp sense), internal reference on 55 CKSEL = 01 (temp sense) or CKSEL = 10 (temp sense), internal reference initially off 120 CKSEL = 01 (voltage conversion) 8 CKSEL = 10 (voltage conversion), internal reference on 8 CS or CNVST Rise to EOC Fall tDOV CKSEL = 10 (voltage conversion), internal reference initially off 80 µs |
Similar Part No. - MAX1042BETX |
|
Similar Description - MAX1042BETX |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |