Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

W134M Datasheet(PDF) 3 Page - Cypress Semiconductor

Part # W134M
Description  Direct Rambus??Clock Generator
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

W134M Datasheet(HTML) 3 Page - Cypress Semiconductor

  W134M Datasheet HTML 1Page - Cypress Semiconductor W134M Datasheet HTML 2Page - Cypress Semiconductor W134M Datasheet HTML 3Page - Cypress Semiconductor W134M Datasheet HTML 4Page - Cypress Semiconductor W134M Datasheet HTML 5Page - Cypress Semiconductor W134M Datasheet HTML 6Page - Cypress Semiconductor W134M Datasheet HTML 7Page - Cypress Semiconductor W134M Datasheet HTML 8Page - Cypress Semiconductor W134M Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 12 page
background image
W134M/W134S
Document #: 38-07426 Rev. *C
Page 3 of 12
Key Specifications
Supply Voltage: ...................................... VDD = 3.3V±0.165V
Operating Temperature: ...................................0°C to +70°C
Input Threshold: .................................................. 1.5V typical
Maximum Input Voltage: ........................................ VDD+0.5V
Maximum Input Frequency: .....................................100 MHz
Output Duty Cycle:...................................40/60% worst case
Output Type: ...........................Rambus signaling level (RSL)
DDLL System Architecture and Gear Ratio
Logic
Figure 1 shows the Distributed Delay Lock Loop (DDLL)
system architecture, including the main system clock source,
the Direct Rambus clock generator (DRCG), and the core logic
that contains the Rambus Access Cell (RAC), the Rambus
Memory Controller (RMC), and the Gear Ratio Logic. (This
diagram abstractly represents the differential clocks as a
single Busclk wire.)
The purpose of the DDLL is to frequency-lock and phase-align
the core logic and Rambus clocks (Pclk and Synclk) at the
RMC/RAC boundary in order to allow data transfers without
incurring additional latency. In the DDLL architecture, a PLL is
used to generate the desired Busclk frequency, while a
distributed loop forms a DLL to align the phase of Pclk and
Synclk at the RMC/RAC boundary.
The main clock source drives the system clock (Pclk) to the
core logic, and also drives the reference clock (Refclk) to the
DRCG. For typical Intel architecture platforms, Refclk will be
half the CPU front side bus frequency. A PLL inside the DRCG
multiplies Refclk to generate the desired frequency for Busclk,
and Busclk is driven through a terminated transmission line
(Rambus Channel). At the mid-point of the channel, the RAC
senses Busclk using its own DLL for clock alignment, followed
by a fixed divide-by-4 that generates Synclk.
Pclk is the clock used in the memory controller (RMC) in the
core logic, and Synclk is the clock used at the core logic
interface of the RAC. The DDLL together with the Gear Ratio
Logic enables users to exchange data directly from the Pclk
domain to the Synclk domain without incurring additional
latency for synchronization. In general, Pclk and Synclk can
be of different frequencies, so the Gear Ratio Logic must
select the appropriate M and N dividers such that the
frequencies of Pclk/M and Synclk/N are equal. In one inter-
esting example, Pclk = 133 MHz, Synclk = 100 MHz, and
M = 4 while N = 3, giving Pclk/M = Synclk/N = 33 MHz. This
example of the clock waveforms with the Gear Ratio Logic is
shown in Figure 2.
The output clocks from the Gear Ratio Logic, Pclk/M, and
Synclk/N, are output from the core logic and routed to the
DRCG Phase Detector inputs. The routing of Pclk/M and
Synclk/N must be matched in the core logic as well as on the
board.
After comparing the phase of Pclk/M vs. Synclk/N, the DRCG
Phase Detector drives a phase aligner that adjusts the phase
of the DRCG output clock, Busclk. Since everything else in the
distributed loop is fixed delay, adjusting Busclk adjusts the
phase of Synclk and thus the phase of Synclk/N. In this
manner the distributed loop adjusts the phase of Synclk/N to
match that of Pclk/M, nulling the phase error at the input of the
DRCG Phase Detector. When the clocks are aligned, data can
be exchanged directly from the Pclk domain to the Synclk
domain.
Table 1 shows the combinations of Pclk and Busclk
frequencies of greatest interest, organized by Gear Ratio.
Pclk
Synclk
Pclk/M =
Synclk/N
Figure 2. Gear Ratio Timing Diagram
Table 1. Supported Pclk and Busclk Frequencies, by Gear Ratio
Pclk
Gear Ratio and Busclk
2.0
1.5
1.33
1.0
67 MHz
267 MHz
100 MHz
300 MHz
400 MHz
133 MHz
267 MHz
356 MHz
400 MHz
150 MHz
400 MHz
200 MHz
400 MHz


Similar Part No. - W134M

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
W134M CYPRESS-W134M Datasheet
198Kb / 12P
   Direct Rambus Clock Generator
More results

Similar Description - W134M

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
W134S CYPRESS-W134S Datasheet
198Kb / 12P
   Direct Rambus Clock Generator
logo
Texas Instruments
CDCFR83A TI-CDCFR83A Datasheet
370Kb / 14P
[Old version datasheet]   DIRECT RAMBUS??CLOCK GENERATOR
logo
NXP Semiconductors
PCK2011 PHILIPS-PCK2011 Datasheet
62Kb / 11P
   Direct RAMbus Clock Generator
1999 Jan 19
logo
Silicon Laboratories
W134 SILABS-W134 Datasheet
112Kb / 11P
   Direct Rambus??Clock Generator
logo
Texas Instruments
CDCFR83 TI1-CDCFR83_08 Datasheet
479Kb / 15P
[Old version datasheet]   Direct Rambus Clock generator
CDCR83A TI1-CDCR83A_14 Datasheet
564Kb / 17P
[Old version datasheet]   DIRECT RAMBUS??CLOCK GENERATOR
logo
Integrated Circuit Syst...
ICS9212-13 ICST-ICS9212-13 Datasheet
161Kb / 7P
   Direct Rambus??Clock Generator
logo
Texas Instruments
CDCFR83 TI-CDCFR83 Datasheet
162Kb / 12P
[Old version datasheet]   DIRECT RAMBUS CLOCK GENERATOR
CDCR83A TI-CDCR83A Datasheet
198Kb / 12P
[Old version datasheet]   DIRECT RAMBUS CLOCK GENERATOR
CDCR83 TI-CDCR83 Datasheet
172Kb / 13P
[Old version datasheet]   DIRECT RAMBUS CLOCK GENERATOR
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com