CY25200
Document #: 38-07633 Rev. *D
Page 2 of 12
Pin Configuration
Figure 1. Pin Diagram
General Description
The CY25200 is a Spread Spectrum Clock Generator (SSCG) IC
used to reduce Electro Magnetic Interference (EMI) found in
today’s high speed digital electronic systems.
The device uses a Cypress proprietary Phase-Locked Loop
(PLL) and Spread Spectrum Clock (SSC) technology to
synthesize and modulate the frequency of the input clock. By
frequency modulating the clock, the measured EMI at the funda-
mental and harmonic frequencies are greatly reduced. This
reduction in radiated energy significantly reduces the cost of
complying with regulatory agency requirements (EMC) and
improves time to market, without degrading system perfor-
mance.
The CY25200 uses a factory and field-programmable configu-
ration memory array to synthesize output frequency, spread %,
crystal load capacitor, clock control pins, PD#, and OE options.
The spread % is factory and field-programmed to either center
spread or down spread with various spread percentages. The
range for center spread is from ±0.25% to ±2.50%. The range for
down spread is from –0.5% to –5.0%. Contact the factory for
smaller or larger spread % amounts, if required.
The input to the CY25200 is either a crystal or a clock signal. The
input frequency range for crystals is 8–30 MHz and for clock
signals is 8–166 MHz.
The CY25200 has six clock outputs, SSCLK1 to SSCLK6. The
frequency modulated SSCLK outputs are programmed from
3–200 MHz.
The CY25200 products are available in a 16-pin TSSOP
package with a commercial operating temperature range of 0 to
70
°C.
Table 1. Pin Summary
Name
Pin Number
Description
XIN
1
Crystal Input or Reference Clock Input
XOUT
16
Crystal Output. Leave this pin floating if external clock is used
VDD
2
3.3V power supply for digital logic and SSCLK5 and 6 clock drives
AVDD
3
3.3V analog–PLL power supply
VSS
13
Ground
AVSS
5
Analog ground
VDDL
11
2.5V or 3.3V power supply for SSCLK1/2/3/4 clock drives
VSSL
6
VDDL power supply ground
SSCLK1
7
Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)
SSCLK2
8
Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)
SSCLK3
9
Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)
SSCLK4
12
Programmable spread spectrum clock output at VDDL level (2.5V or 3.3V)
SSCLK5/REFOUT/CP2
14
Programmable spread spectrum clock or buffered reference output at VDD level
(3.3V) or control pin, CP2
SSCLK6/REFOUT/CP3
15
Programmable spread spectrum clock or buffered reference output at VDD level
(3.3V) or control pin, CP3
CP0[1]
4
Control pin 0
CP1[1]
10
Control pin 1
Note
1. Pins are programmed to be any of the following control signals: OE: Output Enable, OE = 1, all the SSCLK outputs are enabled; PD#: Power down, PD# = 0, all the
SSCLK outputs are three-stated and the part enters a low power state; SSON: Spread Spectrum Control (SSON = 0, No Spread and SSON = 1, Spread Signal),
CLKSEL: SSCLK Output Frequency Select. Please see Control Pins (CP0, CP1, CP2 and CP3) for control pins programming options.
[+] Feedback