Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY14B101K-SP25XC Datasheet(PDF) 3 Page - Cypress Semiconductor

Part # CY14B101K-SP25XC
Description  1 Mbit (128K x 8) nvSRAM With Real Time Clock
Download  24 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY14B101K-SP25XC Datasheet(HTML) 3 Page - Cypress Semiconductor

  CY14B101K-SP25XC Datasheet HTML 1Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 2Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 3Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 4Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 5Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 6Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 7Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 8Page - Cypress Semiconductor CY14B101K-SP25XC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 24 page
background image
CY14B101K
Document Number: 001-06401 Rev. *G
Page 3 of 24
Device Operation
The CY14B101K nvSRAM is made up of two functional compo-
nents paired in the same physical cell, a SRAM memory cell, and
a nonvolatile QuantumTrap cell. The SRAM memory cell
operates as a standard fast static RAM. Data transfers from the
SRAM to the nonvolatile cell (the STORE operation) or from the
nonvolatile cell to SRAM (the RECALL operation). This unique
architecture enables all cells to store and recall in parallel. During
the STORE and RECALL operations, SRAM READ and WRITE
operations are inhibited. The CY14B101K supports infinite reads
and writes similar to a typical SRAM. In addition, it provides
infinite RECALL operations from the nonvolatile cells and up to
200,000 STORE operations.
SRAM READ
The CY14B101K performs a READ cycle whenever CE and OE
are LOW, when WE and HSB are HIGH. The address specified
on pins A0-16 determines which of the 131,072 data bytes are
accessed. When the READ is initiated by an address transition,
the outputs are valid after a delay of tAA (READ cycle 1). If the
READ is initiated by CE or OE, the outputs are valid at tACE or at
tDOE, whichever is later (READ cycle 2). The data outputs
repeatedly respond to address changes within the tAA access
time without the need for transitions on any control input pins. It
remains valid until another address change or until CE or OE is
brought HIGH, or WE or HSB is brought LOW.
SRAM WRITE
A WRITE cycle is performed whenever CE and WE are LOW and
HSB is HIGH. The address inputs must be stable before entering
the WRITE cycle and must remain stable until either CE or WE
go HIGH at the end of the cycle. The data on the common IO pins
DQ0–7 is written into the memory if the data is valid tSD before
the end of a WE controlled WRITE or before the end of an CE
controlled WRITE. Keep OE HIGH during the entire WRITE cycle
to avoid data bus contention on common IO lines. If OE is left
LOW, internal circuitry turns off the output buffers tHZWE after WE
goes LOW.
AutoStore Operation
The CY14B101K stores data to nvSRAM using one of three
storage operations:
1. Hardware Store activated by HSB
2. Software Store activated by an address sequence
3. AutoStore on device power down
AutoStore operation is a unique feature of QuantumTrap
technology and is enabled by default on the CY14B101K.
During normal operations, the device draws current from VCC to
charge a capacitor connected to the VCAP pin. This stored
charge is used by the chip to perform a single STORE operation.
If the voltage on the VCC pin drops below VSWITCH, the part
automatically disconnects the VCAP pin from VCC. A STORE
operation is initiated with power provided by the VCAP capacitor.
Figure 2 shows the proper connection of the storage capacitor
(VCAP) for automatic store operation. Refer to the section “DC
Electrical Characteristics” on page 14 for the size of VCAP. The
voltage on the VCAP pin is driven to 5V by a charge pump internal
to the chip. A pull up is placed on WE to hold it inactive during
power up.
To reduce unnecessary nonvolatile stores, AutoStore and
Hardware Store operations are ignored unless at least one
WRITE operation takes place since the most recent STORE or
RECALL cycle. Software initiated STORE cycles are performed
regardless of whether a WRITE operation took place. Monitor the
HSB signal by the system to detect if an AutoStore cycle is in
progress.
Hardware STORE (HSB) Operation
The CY14B101K provides the HSB pin for controlling and
acknowledging the STORE operations. Use the HSB pin to
request a hardware STORE cycle. When the HSB pin is driven
LOW, the CY14B101K conditionally initiates a STORE operation
after tDELAY. An actual STORE cycle only begins if a WRITE to
the SRAM has taken place since the last STORE or RECALL
cycle. The HSB pin also acts as an open drain driver that is inter-
nally driven LOW to indicate a busy condition while the STORE
(initiated by any means) is in progress.
SRAM READ and WRITE operations that are in progress when
HSB is driven LOW by any means are given time to complete
before the STORE operation is initiated. After HSB goes LOW,
the CY14B101K continues SRAM operations for tDELAY. During
tDELAY, multiple SRAM READ operations take place. If a WRITE
is in progress when HSB is pulled LOW, it is allowed a time,
tDELAY, to complete. However, any SRAM WRITE cycles
requested after HSB goes LOW are inhibited until HSB returns
HIGH.
During any STORE operation, regardless of how it is initiated,
the CY14B101K continues to drive the HSB pin LOW, releasing
it only when the STORE is complete. After completing the
STORE operation, the CY14B101K remains disabled until the
HSB pin returns HIGH. Leave the HSB unconnected if it is not
used.
Figure 2. AutoStore Mode
VCC
VCC
VCAP
WE
[+] Feedback


Similar Part No. - CY14B101K-SP25XC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B101K-SP25XCT CYPRESS-CY14B101K-SP25XCT Datasheet
1Mb / 24P
   1 Mbit (128K x 8) nvSRAM With Real-Time Clock
More results

Similar Description - CY14B101K-SP25XC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B101K CYPRESS-CY14B101K_09 Datasheet
796Kb / 28P
   1 Mbit (128K x 8) nvSRAM With Real Time Clock
CY14B101K CYPRESS-CY14B101K Datasheet
1Mb / 24P
   1 Mbit (128K x 8) nvSRAM With Real-Time Clock
CY14B101P CYPRESS-CY14B101P Datasheet
1Mb / 33P
   1 Mbit (128K x 8) Serial SPI nvSRAM with Real Time Clock
CY14C101I CYPRESS-CY14C101I Datasheet
2Mb / 42P
   1 Mbit (128K x 8) Serial (I2C) nvSRAM with Real Time Clock
CY14B101KA CYPRESS-CY14B101KA Datasheet
972Kb / 29P
   1 Mbit (128K x 8/64K x 16) nvSRAM with Real Time Clock
CY14B101KA CYPRESS-CY14B101KA_11 Datasheet
1Mb / 34P
   1 Mbit (128K x 8/64K x 16) nvSRAM with Real Time Clock
STK17TA8 CYPRESS-STK17TA8 Datasheet
787Kb / 23P
   128k X 8 AutoStore nvSRAM with Real Time Clock
CY14V101PS CYPRESS-CY14V101PS Datasheet
1Mb / 67P
   1-Mbit (128K 횞 8) Quad SPI nvSRAM with Real Time Clock
CY14B108K CYPRESS-CY14B108K Datasheet
1Mb / 29P
   8 Mbit (1024K x 8/512K x 16) nvSRAM with Real Time Clock
CY14C101PA_1105 CYPRESS-CY14C101PA_1105 Datasheet
1Mb / 44P
   1-Mbit (128 K x 8) Serial (SPI) nvSRAM with Real Time Clock
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com